# PURDUE UNIVERSITY GRADUATE SCHOOL Thesis/Dissertation Acceptance

This is to certify that the thesis/dissertation prepared

 $_{Bv}\,$  Sally Sajadian

#### Entitled ENERGY CONVERSION UNIT WITH OPTIMIZED WAVEFORM GENERATION

Is approved by the final examining committee:

Dr. Euzeli Cipriano dos Santos

Dr. Maher Rizkalla

Dr. Steven Rovnyak

To the best of my knowledge and as understood by the student in the *Thesis/Dissertation Agreement*. *Publication Delay, and Certification/Disclaimer (Graduate School Form 32)*, this thesis/dissertation adheres to the provisions of Purdue University's "Policy on Integrity in Research" and the use of copyrighted material.

Approved by Major Professor(s): Dr. Euzeli Cipriano dos Santos

| Approved by: Dr. Brian King | 07/01/2014 |
|-----------------------------|------------|
|                             |            |

Head of the Department Graduate Program

Date

## ENERGY CONVERSION UNIT WITH OPTIMIZED WAVEFORM

#### GENERATION

### A Thesis

Submitted to the Faculty

of

Purdue University

by

Sally Sajadian

In Partial Fulfillment of the

Requirements for the Degree

of

Master of Science in Electrical and Computer Engineering

August 2014

Purdue University

Indianapolis, Indiana

To my mother and my sister.

### TABLE OF CONTENTS

| LIST OF TABLES |                                                                             |                                                      |    |  |  |  |  |  |
|----------------|-----------------------------------------------------------------------------|------------------------------------------------------|----|--|--|--|--|--|
| LI             | LIST OF FIGURES                                                             |                                                      |    |  |  |  |  |  |
| AI             | ABSTRACT ix                                                                 |                                                      |    |  |  |  |  |  |
| 1              | 1 INTRODUCTION 1                                                            |                                                      |    |  |  |  |  |  |
|                | 1.1                                                                         | State of the Art                                     | 3  |  |  |  |  |  |
|                |                                                                             | 1.1.1 Singe-phase DC/AC Converter                    | 3  |  |  |  |  |  |
|                |                                                                             | 1.1.2 Three-phase DC/AC Converter                    | 8  |  |  |  |  |  |
|                |                                                                             | 1.1.3 Multilevel Converters                          | 9  |  |  |  |  |  |
|                |                                                                             | 1.1.4 Topologies with Fault Tolerance                | 16 |  |  |  |  |  |
|                | 1.2                                                                         | Continuation of the Work                             | 18 |  |  |  |  |  |
|                | 1.3                                                                         | Technical Publications                               | 19 |  |  |  |  |  |
|                | 1.4                                                                         | 1.4 Conclusion                                       |    |  |  |  |  |  |
| 2              | SINC                                                                        | GLE-PHASE 5L/4S TOPOLOGY                             | 21 |  |  |  |  |  |
|                | 2.1 Introduction                                                            |                                                      |    |  |  |  |  |  |
|                | 2.2                                                                         | Converter Model                                      | 22 |  |  |  |  |  |
|                | 2.3                                                                         | PWM Strategy                                         | 24 |  |  |  |  |  |
|                | 2.4                                                                         | Comparison Among Proposed and Conventional Solutions | 26 |  |  |  |  |  |
|                | 2.5                                                                         | Simulation Results                                   | 29 |  |  |  |  |  |
|                | 2.6 RCD Snubber Circuit Design for 5-Level 4-Switch DC-AC Converter 33      |                                                      |    |  |  |  |  |  |
|                |                                                                             | 2.6.1 RCD Snubber Model                              | 34 |  |  |  |  |  |
|                |                                                                             | 2.6.2 Converter Model with Snubber                   | 36 |  |  |  |  |  |
|                | 2.7                                                                         | Conclusion                                           | 37 |  |  |  |  |  |
| 3              | 3THREE-PHASE DC-AC CONVERTER WITH FIVE-LEVEL FOUR-SWITCH<br>CHARACTERSTIC39 |                                                      |    |  |  |  |  |  |

# Page

|    | 3.1  | Introduction                             |     |    |  |  |  |  |  |  |
|----|------|------------------------------------------|-----|----|--|--|--|--|--|--|
|    | 3.2  | Converter Model                          |     |    |  |  |  |  |  |  |
|    | 3.3  | B.3 PWM Strategy                         |     |    |  |  |  |  |  |  |
|    | 3.4  | Simulation Results                       |     | 47 |  |  |  |  |  |  |
|    | 3.5  | Conclusion                               |     | 49 |  |  |  |  |  |  |
| 4  | FAU  | ULT-TOLERANT CONVERTER                   |     | 50 |  |  |  |  |  |  |
|    | 4.1  | Introduction                             |     | 50 |  |  |  |  |  |  |
|    |      | 4.1.1 Pre-fault Operation of the Convert | er  | 52 |  |  |  |  |  |  |
|    |      | 4.1.2 PWM Strategy                       |     | 54 |  |  |  |  |  |  |
|    |      | 4.1.3 Fault Detection Strategy           |     | 55 |  |  |  |  |  |  |
|    |      | 4.1.4 Leg-isolation Procedure            |     | 55 |  |  |  |  |  |  |
|    |      | 4.1.5 Simulation Results                 |     | 57 |  |  |  |  |  |  |
|    |      | 4.1.6 Conclusion                         |     | 62 |  |  |  |  |  |  |
| 5  | PRO  | OOF-OF-CONCEPT EXPERIMENTAL SE           | TUP | 63 |  |  |  |  |  |  |
|    | 5.1  | DSP                                      |     | 63 |  |  |  |  |  |  |
|    | 5.2  | Experimental Prototype                   |     | 68 |  |  |  |  |  |  |
|    |      | 5.2.1 Converter Using the Base Board     |     | 69 |  |  |  |  |  |  |
|    |      | 5.2.2 Converter Built on the PCB         |     | 74 |  |  |  |  |  |  |
| 6  | CON  | NCLUSION AND FUTURE WORK                 |     | 80 |  |  |  |  |  |  |
|    | 6.1  | Conclusions                              |     | 80 |  |  |  |  |  |  |
|    | 6.2  | Future Work                              |     | 81 |  |  |  |  |  |  |
| LI | ST O | OF REFERENCES                            |     | 82 |  |  |  |  |  |  |

### LIST OF TABLES

| Tabl | le                                                                 | Page |
|------|--------------------------------------------------------------------|------|
| 2.1  | Load voltage as a function of the switching states                 | 24   |
| 2.2  | Comparison among configurations                                    | 26   |
| 2.3  | Losses for proposed converter                                      | 28   |
| 2.4  | Losses for conventional converter                                  | 28   |
| 2.5  | Load voltage as a function of the switching states                 | 36   |
| 3.1  | Conventional voltages as a function of the switching states        | 42   |
| 4.1  | Pole voltage as a function of the switching states $(x = a, b, c)$ | 54   |
| 5.1  | Dead-Band Generator Control Register (DBCTL) Field Descriptions    | 66   |
| 5.2  | Dead-Band Delay Values in $\mu s$ as a function of DBFED and DBRED | 67   |

### LIST OF FIGURES

| Figu | re                                                                                                                                                                                                                                                                                                 | Page |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 1.1  | Power converters for photovoltaic applications                                                                                                                                                                                                                                                     | 2    |
| 1.2  | Classification of DC/AC converters                                                                                                                                                                                                                                                                 | 3    |
| 1.3  | (a) Single-phase half-bridge DC/AC converter. (b) Output voltage and fundamental current of the half-bridge converter.                                                                                                                                                                             | 4    |
| 1.4  | (a) Single-phase full-bridge DC/AC converter. (b) Phase and output voltages.                                                                                                                                                                                                                       | 7    |
| 1.5  | Three-phase full-bridge DC/AC converter                                                                                                                                                                                                                                                            | 8    |
| 1.6  | Proposed 5 level 4 switch converter                                                                                                                                                                                                                                                                | 10   |
| 1.7  | Conventional five-level single-phase configurations with $nL/nS$ given by:<br>(a) 5/8, (b) 5/6, (c) 5/6 and (d) 5/6                                                                                                                                                                                | 12   |
| 1.8  | Microgrid system facing a fault problem in the DC/AC converter                                                                                                                                                                                                                                     | 17   |
| 1.9  | DC/AC fault tolerant converter                                                                                                                                                                                                                                                                     | 17   |
| 2.1  | Proposed 5-level 4-switch converter                                                                                                                                                                                                                                                                | 21   |
| 2.2  | (a) Operation in continuous conduction mode. (b) $S_{a1}=S_{a2}=0$ . (c) $S_{a1}=0$ and $S_{a2}=1$ . (d) $S_{a1}=1$ and $S_{a2}=0$ . (e) $S_{a1}=S_{a2}=1$ .                                                                                                                                       | 22   |
| 2.3  | (a) Converter model. (b) Simplified converter model                                                                                                                                                                                                                                                | 23   |
| 2.4  | Analog PWM Strategy: (a) implementation of equation 2.15 and (b) implementation of equation 2.16                                                                                                                                                                                                   | 26   |
| 2.5  | Comparing WTHD versus $m_a$ for proposed converter and conventional one                                                                                                                                                                                                                            | 27   |
| 2.6  | Load voltage (top) and load current (bottom)                                                                                                                                                                                                                                                       | 30   |
| 2.7  | Simulation results: (a) (from top to bottom) current through $S_{a1}$ , current through $D_1$ , current through top inductor and the voltage on $S_{a1}$ (b) (from top to bottom) current through $S_{a2}$ , current through $D_2$ , current through bottom inductor and the voltage on $S_{a2}$ . | 31   |
| 2.8  | From top to bottom load current and reference load current, reference load voltage, and load voltage.                                                                                                                                                                                              | 32   |

### Figure

| Figu | re                                                                                                                                                                                              | Page |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 2.9  | Proposed 5-level 4-switch converter With RCD snubber.                                                                                                                                           | 33   |
| 2.10 | (a) RCD snubber circuit for the IGBT switches. (b) RCD snubber circuit effect on voltage and current of the IGBT during switching.                                                              | 34   |
| 2.11 | (a) Operation in continuous conduction mode. (b) $S_{a1}=S_{a2}=0$ . (c) $S_{a1}=0$ and $S_{a2}=1$ . (d) $S_{a1}=1$ and $S_{a2}=0$ . (e) $S_{a1}=S_{a2}=1$ .                                    | 37   |
| 3.1  | Proposed converter with 5-level 4-switch per phase characteristic. $\ldots$                                                                                                                     | 39   |
| 3.2  | (a) Operation in continuous conduction mode. (b) $S_{a1}=S_{a2}=0$ . (c) $S_{a1}=0$ and $S_{a2}=1$ . (d) $S_{a1}=1$ and $S_{a2}=0$ . (e) $S_{a1}=S_{a2}=1$ .                                    | 40   |
| 3.3  | Converter model for the proposed converter                                                                                                                                                      | 41   |
| 3.4  | Simplified three-phase converter model                                                                                                                                                          | 43   |
| 3.5  | PWM Strategy with $x = a, b$ , and $c$                                                                                                                                                          | 47   |
| 3.6  | Simulation results for single-phase converter                                                                                                                                                   | 48   |
| 3.7  | Simulation results for three-phase converter                                                                                                                                                    | 48   |
| 4.1  | (a) Microgrid system facing a fault problem in the DC-AC converter.                                                                                                                             | 50   |
| 4.2  | DC-AC fault tolerant converter                                                                                                                                                                  | 51   |
| 4.3  | (a)Operation in continuous conduction mode. (b) $q_{x1}=q_{x2}=0$ . (c) $q_{x1}=0$ and $q_{x2}=1$ . (d) $q_{x1}=1$ and $q_{x2}=0$ . (e) $q_{x1}=q_{x2}=1$ .                                     | 52   |
| 4.4  | (a) Leg model. (b) Model of three-phase PWM inverter with split-wound coupled inductors.                                                                                                        | 53   |
| 4.5  | Procedure for leg isolation: (a) healthy operation, (b) short-circuit failure, (c) triac on and (d) leg isolation.                                                                              | 56   |
| 4.6  | Simulation results for one phase when $\mu = 0$ from top to bottom: load current, reference pole voltage, pole voltage and the voltages from points $a_1$ and $a_2$ to the DC-link capacitor.   | 58   |
| 4.7  | Simulation results for one phase when $\mu = 0.5$ from top to bottom: load current, reference pole voltage, pole voltage and the voltages from points $a_1$ and $a_2$ to the DC-link capacitor. | 59   |
| 4.8  | Simulation results for one phase when $\mu = 1$ from top to bottom: load current, reference pole voltage, pole voltage and the voltages from points $a_1$ and $a_2$ to the DC-link capacitor.   | 60   |
| 4.9  | (a) Post-fault topology. (b) Simulation results showing from top to bot-<br>tom: triac gating signal, line-to-line voltage, three-phase currents and fuse<br>current.                           | 61   |

# Figure

| 5.1  | DSP Board                                                                                                                                                                                             | 63 |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 5.2  | 2BB0108T Base board                                                                                                                                                                                   | 68 |
| 5.3  | 2SC0108T dual driver.                                                                                                                                                                                 | 69 |
| 5.4  | 2SC0108T dual driver.                                                                                                                                                                                 | 69 |
| 5.5  | BSM75GB60DLC IGBT modules                                                                                                                                                                             | 70 |
| 5.6  | Heat-sink for BSM75GB60DLC IGBT modules                                                                                                                                                               | 71 |
| 5.7  | DC Power Supply.                                                                                                                                                                                      | 71 |
| 5.8  | DC-link capacitor.                                                                                                                                                                                    | 72 |
| 5.9  | Coupled inductor                                                                                                                                                                                      | 72 |
| 5.10 | Experimental setup.                                                                                                                                                                                   | 73 |
| 5.11 | Experimental results of the load voltage (top) and load current (bottom) using the base board and BSM75GB60DLC IGBT modules.                                                                          | 73 |
| 5.12 | Experimental prototype (a) without RCD snubber (b) with RCD snubber.                                                                                                                                  | 76 |
| 5.13 | Voltage across switch $S_{a1}$ (a) no snubber (b) with snubber $12nF$ and $16.6\Omega$ (c) with snubber $47nF$ and $16.6\Omega$ .                                                                     | 77 |
| 5.14 | (a) Experimental result (from top to bottom) load voltage, voltage for $S_{b1}$ , and load current respectively (b) with snubber $12nF$ and $16.6\Omega$ . (c) with snubber $47nF$ and $16.6\Omega$ . | 78 |
| 5.15 | (a) Experimental result to generate the PWM for one leg (b)Experimental result to generate PWMs for two legs.                                                                                         | 79 |

Page

#### ABSTRACT

Sajadian, Sally. MSECE, Purdue University, August 2014. Energy Conversion Unit with Optimized Waveform Generation. Major Professor: Euzeli Cipriano dos Santos.

The substantial increase demand for electrical energy requires high efficient apparatus dealing with energy conversion. Several technologies have been suggested to implement power supplies with higher efficiency, such as multilevel and interleaved converters. This thesis proposes an energy conversion unit with an optimized number of output voltage levels per number of switches (nL/nS). The proposed five-level four-switch per phase converter has nL/nS = 5/4 which is by far the best relationship among the converters presented in technical literature. A comprehensive literature review on existing five-level converter topologies is done to compare the proposed topology with conventional multilevel converters. The most important characteristics of the proposed configuration are: (i) reduced number of semiconductor devices, while keeping a high number of levels at the output converter side, (ii) only one DC source without any need to balance capacitor voltages, (iii) high efficiency, (iv) there is no dead-time requirement for the converters operation, (v) leg isolation procedure with lower stress for the DC-link capacitor. Single-phase and three-phase version of the proposed converter is presented in this thesis. Details regarding the operation of the configuration and modulation strategy are presented, as well as the comparison between the proposed converter and the conventional ones. Simulated results are presented to validate the theoretical expectations. In addition a fault tolerant converter based on proposed topology for micro-grid systems is presented.

A hybrid pulse-width-modulation for the pre-fault operation and transition from the pre-fault to post-fault operation will be discussed. Selected steady-state and transient results are demonstrated to validate the theoretical modeling.

#### 1. INTRODUCTION

The connection of different renewable energy sources to the grid using high efficient power electronics converters is a very important topic nowadays considering the increasing energy demands [1,2]. Among the renewable energy systems, Photovoltaic (PV) systems have become feasible alternatives to meet environmental protection requirements and electricity demands. Also power converters are used in various sectors, ranging from industrial to residential applications [3,4]. Power converters enable the efficient interconnection of different power sources such as renewable energy sources and storage systems to load and/or power the grid.

Power converters are made of power semiconductor switches and passive components. The increase in the power that needs to be managed by systems such as motor drives and distributed generation leads to the use of more voltage levels, leading to more complex structures based on a single and multi-cell converter such as multilevel converters. Photovoltaic systems are a very interesting example of power converter applications because it is not possible to deliver power from the PV module to the grid without a power conversion stage [5]. The use of power converters can improve the stability and power quality of the grid [6,7].

Fig. 1.1 illustrates the general schematic of a grid connected photovoltaic system. As it is shown, the PV module is connected to a boosting topology DC/DC converter to ensure the maximum power is harvested and the system is operating at the optimal point [8]. Then it feeds power to a DC/AC converter through a DC-link capacitor. The DC/AC converter also known as inverter synthesizes appropriate voltage/current regulation and converts the DC voltage/current to AC voltage/current for the grid connection. The DC/AC converter is the key element in a PV system. The main focus of this thesis is shown by the dotted box in Fig. 1.1, which is a DC/AC converter.



Fig. 1.1. Power converters for photovoltaic applications.

DC/AC converter can be divided into two categories: current source and voltage source converters. Each of these has two main subcategories as illustrated in Fig. 1.2. A voltage source inverter has a constant input voltage with negligible impedance. A current source inverter is fed by an adjustable current from the DC source of high impedance that is from a constant DC source. This thesis focuses on the DC/AC voltage source inverters with ability to synthesize multilevel voltages and with fault tolerance as well. The power converters studied in this thesis are characterized to have couple inductors placed at the output of the converter.

Since the 1990s, IGBT and MOSFET has been mainly used for all categories of DC/AC converters for wide range of applications such as: photovoltaic systems, active power filter, UPS, and motor drive systems. Therefore a wide range of DC/AC topologies are available in literature [9–13]. The new innovative DC/AC converter topologies recently developed are considering the reduction of manufacturing cost and boosting the efficiency [10, 14].

This chapter presents a review of the single-phase and three-phase DC/AC converters, then it moves into the multilevel converter topologies. In addition, the review of fault tolerant converters are presented in the sequence. Finally, the general schematic of the proposed DC/AC multilevel converter topology with an optimized number of levels per number of switches will be presented.



Fig. 1.2. Classification of DC/AC converters.

#### 1.1 State of the Art

#### 1.1.1 Singe-phase DC/AC Converter

A standard single-phase DC/AC converter can be in the half-bridge or full-bridge configuration, Figs. 1.3 (a) and 1.4 (b), respectively. A single-phase full-bridge converter consists of four switching devices. In the half-bridge topology the input DC voltage is split in two equal parts through capacitors  $C_1$  and  $C_2$ . For the half-bridge converter the transistors turn on and off alternately, where each provide opposite polarity of  $V_{dc}$  across the load. The load is connected between the mid-point of the DC-link capacitor and the junction point of the two switches. The output voltage and fundamental current of the half-bridge converter is depicted in Fig. 1.3 (b). The shape of the output current is highly dependent on the type of the load, for a resistive load the output current matches the shape of the output voltage. However, for an inductive load the output current has a more sinusoidal shape due to the filtering property of the inductor. Also, for an inductive load one of the switches should always conduct to maintain continuity of the load. If the switches  $S_1$  and  $S_2$  are turned on alternately with a duty ration of 0.5, the load voltage  $V_0$  will be a square wave with a peak voltage equal to half of the input DC voltage. The output voltage is  $\frac{1}{2}V_{dc}$  when the  $S_1$  is turned ON and  $-\frac{1}{2}V_{dc}$  when  $S_2$  is turned ON.



(b)

Fig. 1.3. (a) Single-phase half-bridge DC/AC converter. (b) Output voltage and fundamental current of the half-bridge converter.

The peak to peak magnitude of the fundamental frequency of the square wave output voltage is equal to  $\frac{4}{\pi}V_{dc}$ . The rms value of the output voltage is given by:

$$V_0 = \left(\frac{2}{T_0} \int_0^{\frac{T_0}{2}} \frac{V_{dc}^2}{4}\right)^{\frac{1}{2}} = \frac{V_{dc}}{2}$$
(1.1)

The steady state for an inductive load the circuit equations are given by:

$$Ri + L\frac{di}{dt} = \frac{1}{2}V_{dc} \text{ for } 0 < t < \frac{T}{2}$$
 (1.2)

$$Ri + L\frac{di}{dt} = -\frac{1}{2}V_{dc} \text{ for } \frac{T}{2} < t < T$$
 (1.3)

If the initial value of the current is assumed to be  $I_0$ , then by solving (1.2) and (1.3) the instantaneous output current can be determined:

$$i(t) = \frac{0.5V_{dc}}{R} (1 - e^{\frac{-t}{\tau}}) + I_0 e^{\frac{-t}{\tau}} \text{ for } 0 < t < \frac{T}{2}$$
(1.4)

$$i(t) = \frac{-0.5V_{dc}}{R} \left(1 - e^{\frac{-(t - \frac{t}{\tau})}{\tau}}\right) + \left[\frac{0.5V_{dc}}{R} \left(1 - e^{\frac{-t}{2\tau}}\right) + I_0 e^{\frac{-t}{2\tau}}\right] \text{ for } 0 < t < \frac{T}{2}$$
(1.5)

Equation 1.4 and 1.5 can be simplified as:

$$i(t) = \frac{0.5V_{dc}}{R} \frac{1 + e^{\frac{-T}{2\tau}} - 2e^{\frac{-t}{\tau}}}{1 + e^{\frac{-T}{2\tau}}} \text{ for } 0 < t < \frac{T}{2}$$
(1.6)

$$i(t) = \frac{-0.5V_{dc}}{R} \frac{V_{dc}}{R} \frac{e^{\frac{-(t-\frac{T}{2})}{\tau}}}{1+e^{\frac{-T}{\tau}}} \text{ for } 0 < t < \frac{T}{2}$$
(1.7)

The single-phase full-bridge DC/AC converter can be thought of as two half-bridge circuits sharing the same DC bus. The full-bridge can generate an output power two times the half-bridge converter with the same input voltage. The full-bridge converter has two pole voltages  $V_{a0}$  and  $V_{b0}$ , both of the voltage poles are a square waveform however they usually have some phase difference. The single-phase load is connected between the points A and B of converter illustrated in Fig. 1.4 (a). For the full-bridge DC/AC converter illustrated in Fig. 1.4 (a), switches  $S_{11} - S_{22}$  and  $S_{21} - S_{12}$  are turn on and off alternately, where each pair provides opposite polarity of  $V_{dc}$  across the load. The circuit can produce three voltage levels in response to the switching signal, regardless of the current direction. The voltage equations for the full-bridge DC/AC converter are given by:

$$\frac{V_{dc}}{2}(S_{11} - S_{12}) = V_{an} + V_{n0} = V_{a0}$$
(1.8)

$$\frac{V_{dc}}{2}(S_{11} - S_{22}) = V_{bn} + V_{n0} = V_{b0}$$
(1.9)

$$V_{ab} = V_{an} - V_{bn} \tag{1.10}$$

The voltages  $V_{an}$  and  $V_{bn}$  are the output voltages from phases A and B to an arbitrary point n,  $V_{no}$  is the neutral voltage between point n and the middle point of the input DC voltage. Finally the load voltage  $V_{ab}$  can be determined using (1.10). For an inductive load, the switch must be bidirectional. The steady state, the instantaneous current for an inductive load can be determined by using similar analysis previously applied for half-bridge converter:

$$i(t) = \frac{V_{dc}}{R} + (I_{min} - \frac{V_{dc}}{R})e^{\frac{-t}{\tau}} \text{ for } 0 < t < \frac{T}{2}$$
(1.11)

$$i(t) = -\frac{V_{dc}}{R} + (I_{max} + \frac{V_{dc}}{R})e^{-\frac{t-\frac{T}{2}}{\tau}} \text{ for } \frac{T}{2} < t < T$$
(1.12)

$$I_{max} = I_{min} = \frac{V_{dc}}{R} \frac{1 - e^{\frac{1}{2\tau}}}{1 + \frac{-T}{2\tau}}$$
(1.13)

As it is illustrated by the voltage waveforms of Fig. 1.4 (b) for a full-bridge DC/AC converter with Pulse Width Modulation (PWM) [15] scheme, the output voltage is swung between  $V_{dc}$  and  $-V_{dc}$ . PWM produces an output waveform with spectrum consisting of a wanted waveform components plus distorted components around the switching frequency and its multiples [15]. Some sort of filtering is required to extract the desired component and eliminate the distorted unwanted components, they usually can introduce significant cost and weight into the design. We should keep in mind that the same time closing the switches  $S_{11} - S_{12}$  or  $S_{21} - S_{22}$  would cause a short circuit. Therefore when using these IGBT switches in experiment a dead-time or blanking time is implemented to avoid short circuit. The dead-time may cause a nonlinearity in the system, which can significantly increase total harmonic distortion (THD) and lead to discontinuous conduction states at zero-current crossing [16, 17]. The freewheeling diode of the IGBT switches prevent current to follow if all switches are open, these diodes permit lagging current to follow in inductive loads. We should note that  $V_{ab} = 0$  in voltage waveforms of Fig. 1.4 (b) is not required but it can be used to reduce the rms value of the load voltage. The switches in the DC/AC converter have a very small thermal time constant and they cannot overheat more than a few milli-seconds. Consequently, the thermal limit may be reached, however,



(a)



(b)

Fig. 1.4. (a) Single-phase full-bridge DC/AC converter. (b) Phase and output voltages.

the load current passes through the switches only in alternate half cycles. It may be pointed out that each inverter switch consists of a controlled switch in anti-parallel with a diode. The distribution of current between the diode and the controlled switch will depend on the load power factor at the operating frequency. In general, both the diodes as well as the controlled switch should be rated to carry the peak load current.

### 1.1.2 Three-phase DC/AC Converter

Converters for three-phase systems consist of three power-poles as it is shown in Fig. 1.5 [3], type of switches depends on the application, in this figure a general form of switch is used. The application may be motor drives, three-phase Uninterruptible Power Supply (UPS) or in a three-phase utility system.



Fig. 1.5. Three-phase full-bridge DC/AC converter.

In Fig. 1.5,  $v_{an}^*$ ,  $v_{bn}^*$ , and  $v_{cn}^*$  are the voltages to be synthesized:

$$v_{an}^* = \hat{V}sin(\omega t) \tag{1.14}$$

$$v_{bn}^* = \hat{V}sin(\omega t - 120^\circ)$$
 (1.15)

$$v_{cn}^* = \hat{V}sin(\omega t - 240^\circ) \tag{1.16}$$

In order to obtain the averaged current drawn per phase from the voltage port of the switching power pole, we assume the inductive load is to be sinusoidal but lagging with respect to the switching cycle averaged voltages per phase by angle  $\theta$  [3], by keeping in mind 1.5:

$$i_a = Isin(\omega t - \theta) \tag{1.17}$$

$$i_b = \hat{I}sin(\omega t - \theta - 120^\circ) \tag{1.18}$$

$$i_c = Isin(\omega t - \theta - 240^\circ) \tag{1.19}$$

Thus the averaged output power is given by:

$$p_0 = v_{aN}i_a + v_{bN}i_b + v_{cN}i_c \tag{1.20}$$

By equating the input and output power we have:

$$i_d(t)V_{dc} = v_{aN}i_a + v_{bN}i_b + v_{cN}i_c$$
(1.21)

$$i_d(t) = \frac{1}{V_{dc}} (v_{an} i_a + v_{bn} i_b + v_{cn} i_c)$$
(1.22)

Equation (1.22) shows sum of product of voltages and currents of each phase, which is the power supplied to the inductive load. By substituting equations (1.14-1.16)and (1.17-1.19) into (1.22) we have:

$$i_d(t) = \frac{\hat{V}\hat{I}}{V_{dc}}(sin(\omega t)sin(\omega t - \theta) + sin(\omega t - 120^\circ)sin(\omega t - \theta - 120^\circ) + sin(\omega t - 240^\circ)sin(\omega t - \theta - 240^\circ)$$

$$(1.23)$$

By simplifying (1.23)

$$i_d(t) = I_d = \frac{3}{2} \frac{\hat{V}\hat{I}}{V_{dc}} cos\theta$$
(1.24)

#### 1.1.3 Multilevel Converters

Due to the growing demands for reliable electrical energy resources and abundant requests for high efficiency devices, numerous research groups are studying and developing new solutions and technologies to achieve high performance power converters [18]. In this context, a multilevel converter is an interesting alternative for power conversion, since it allows efficient power supply, suitable for high voltage and high power applications [14,19–34]. Multilevel power converters have been around for more than 40 years [20,35–40]. The multilevel converters have many advantages such as low power dissipation on power switches, low common mode voltages, lower dv/dtto supply lower harmonic contents in output voltage/current, and low electromagnetic interference (EMI) outputs [41,42]. This section presents a brief introduction to the main types of multilevel converters such as diode-clamped and capacitor-clamped inverters. The early use of multilevel converter was for high-power applications beginning with Neutral Point Clamped (NPC) inverter [19, 43–46]. Multilevel converters have been improved since their first generations to support the desirable characteristics such as reduced waveform distortion and low blocking voltage by switching devices [20, 22, 24, 47–49]. Within the literature, numerous papers can be found dealing with different sample topologies and designs of multilevel converters to improve their performance [10, 50–53]. The three main configurations are diode-clamped (or NPC), flying capacitor, and cascaded multilevel inverters [54, 55].

Recently, multilevel converters have been also used for low power systems; in particular photovoltaic applications because of the possibility to generate the high quality voltage waveforms with semiconductor switches operating near the fundamental frequency [56]. This thesis presents a DC/AC converter topology with an optimized number of levels per number of switches. Each phase of the proposed converter is constituted by four power switches and it is able to generate five levels. The proposed topology illustrated in Fig. 1.6 has an optimized relationship between the number of levels per number of switches, nL/nS = 5/4, which is by far the best relationship in the technical literature.



Fig. 1.6. Proposed 5 level 4 switch converter.

The most vital characteristics of the proposed topology in this paper are: (i) reduced number of semiconductor switches utilized in the converter by keeping the high number of levels at the output side of each phase, (ii) no need to control DC-link capacitor voltages as in NPC and flying capacitor topologies and (iii) reduced semiconductor losses which result in a higher efficiency converter. The detail principle of operation and PWM strategy of the proposed converter will be presented in the following chapters of this thesis.

For comparison purposes Fig. 1.7 illustrates some well-known converters able to generate a five-level voltage for a single-phase output. The numbers of levels per number of switches are given either by 5/8 or 5/6, which are less than 5/4 guaranteed by the proposed converter. Commonly most of multilevel converter topologies divide the main DC supply voltage into several smaller DC sources which are used to synthesize an AC voltage into stepped approximation of the required sinusoidal waveform [57].

The converter illustrated in Fig. 1.7 (a) [58] is commonly called Neutral Point Clamped (NPC) converter which is known as the simplest diode clamped inverter. This converter was first used in a three-level converter in which the mid-voltage level was defined as the neutral point [43,59–62]. The first NPC PWM converter is presented in [19]. The NPC topology is a developed version of a classical two-level converter, this converter can be obtained by adding two new power semiconductor switches to the classical two-level converter topology per leg. As it is illustrated in Fig.1.7 (a) the DC bus voltage is divided by two by using two series connected bulk capacitors. The main difference of this topology with respect to the conventional twolevel converter are the diodes, each diodes of the same leg clamp the switch voltage to half the level of DC bus voltage. The neutral point (N) is the middle point of these two capacitors. The purpose of adding the two diodes is to clamp the switch voltage into half of the level of the DC bus voltage. Without these diodes the output voltage levels would not be defined. The mode of operation is similar to a conventional twolevel inverter but there are twice the voltage levels in each leg. This topology is able









Fig. 1.7. Conventional five-level single-phase configurations with nL/nS given by: (a) 5/8, (b) 5/6, (c) 5/6 and (d) 5/6.

to generate output voltage levels of  $\pm V_{dc}$ ,  $\pm 1/2V_{dc}$  and 0. During the positive half cycle, the voltage  $V_{dc}$  can be obtained when  $S_7, S_8, S_1$ , and  $S_2$  are ON. The voltage  $1/2V_{dc}$  can be achieved when  $S_7, S_8$ , and  $S_2$  are ON. Finally voltage 0 can be achieved when  $S_7, S_8, S_3$ , and  $S_4$  are ON. Similarly during the negative half cycle, the voltage  $-V_{dc}$  can be obtained when  $S_5, S_6, S_3$ , and  $S_4$  are ON. The voltage  $-1/2V_{dc}$  is given when  $S_5, S_6$  , and  $S_3$  are ON. Finally the voltage across load will be 0 when  $S_5, S_6, S_1$ , and  $S_2$  are ON. Thus five voltage levels is generated by this topology.

The main disadvantage of this topology is, as the number of levels increases some diodes have to block large voltages. Therefore when the number of levels increases, the required number of diodes makes the system impractical. However, the main advantage of this topology is that only one DC supply is required, but for topologies of more than 3 levels, an extra balancing circuit or multiple DC supplies are required [60–63].

Fig. 1.7 (b) [32] is another topology of the diode clamped inverter, in this topology the number of levels per number of switches is 5/6 however for Fig. 1.7 (a) the number of switches per number of levels is 5/8. By appropriately controlling the switches, the five-level output voltage can be generated [64, 65].

In the topology illustrated in Fig. 1.7 (b), some restrictions should be applied to the switching operation: switches  $S_6$  and  $S_5$  present low frequency operation and cannot be turned-on and turned-off simultaneously; also switches  $S_2$  and  $S_3$  cannot be turned off simultaneously. Therefore by applying a suitable modulation technique, it is possible to obtain five levels of voltages at the output.

Modes of operation for the converter of Fig. 1.7 (b) is discussed in detail in [29,66]. During the positive half cycle switch  $S_5$  is kept ON and Switch  $S_6$  are kept OFF. Thus the voltage level of  $V_{dc}$  can be achieved when  $S_1$ ,  $S_2$ , and  $S_5$  is ON. The voltage level of  $1/2V_{dc}$  can be achieved when  $S_2$  and  $S_5$  are ON. Finally the load voltage will be zero when  $S_3$ ,  $S_4$ , and  $S_5$  are ON. Similarly during the negative half cycle, the switch  $S_6$  is ON and switch  $S_5$  is kept OFF. Therefore the voltage of  $-V_{dc}$  can be achieved when  $S_3$ ,  $S_4$ , and  $S_6$  are ON. The voltage of  $-1/2V_{dc}$  can be obtained when  $S_6$  and  $S_3$  are ON. Finally the load voltage will be zero when  $S_6$ ,  $S_1$ , and  $S_2$  are ON.

The unbalanced capacitor voltage, due to the positive and negative flux current in the capacitor midpoint, causes oscillation. In order to mitigate these oscillations either the use of six independent sources or a more complicated control strategy to control the DC-link voltage is required [66]. We should note that by increasing the number of levels, the clamping diodes should block large voltages. Thus by considering that each blocking diode voltage rating is similar to the active device voltage rating, the required number of diodes for an m-level DC/AC converter can be determined by:

$$(m-1) \times (m-2)$$
 (1.25)

Where m is the number of levels.

The converter illustrated in Fig. 1.7 (c) is commonly called the capacitor-clamped or flying capacitor converter. This topology is an alternative solution of the diode clamped inverter. This converter involves the series connection of capacitor clamped switching cells [67]. In this topology the clamping diodes are not needed. Also only one DC source is needed because this multilevel converter has a switching redundancy within the phase which can be used for balancing the flying capacitors. The major advantage is that without using a transformer the required number of levels can be obtained, thus the cost of the converter reduces. In the capacitor clamped DC/AC converter the capacitors within a phase leg are charged to different voltage levels. The switches within the phase leg are switched on to combine the capacitor voltage levels by taking into consideration that no capacitor is short-circuited and continuous current through the DC-link is maintained for each capacitor [67]. The capacitors must be set up with the required voltage level before applying the modulation scheme as an initial charge [68, 69]. This is one of the drawbacks of this topology because this may complicate the modulation strategy.

The mode of operations of this converter is similar to the converter illustrated in Fig.1.7 (b), but the voltage sharing between the switches is not made by the diodes. The voltage sharing between the switches is done by the means of capacitors, independent capacitors clamp the device voltage to one capacitor voltage level. Same as the converter of Fig. 1.7 (a) and (b), this topology also is able to generate output voltage levels of  $\pm V_{dc}, \pm 1/2V_{dc}$  and 0. The number of capacitors increases rapidly by increasing the number of levels. Similar to NPC, the capacitor clamped inverter needs a large number of bulk capacitors. By taking this into consideration, the voltage rating of each capacitor is similar to the main power switch thus, for an m-level DC/AC converter the number of clamping capacitors required per phase is [10]:

$$\frac{(m-1) \times (m-2)}{2} \tag{1.26}$$

Where m is the number of levels.

The converter illustrated in Fig. 1.7 (d) is a modified version of the Neutral Point Clamped (NPC) inverter topology, which is formed by a full-bridge with an auxiliary switch to the neutral point [70–72]. This topology is commonly called an Auxiliary-Resonant-Commutated-Pole-Inverter (ARCPI). This topology has six semiconductor switches. It is clear, in this topology, the average number of semiconductors in the current path is lower, since the losses depend mainly on the number of semiconductors used, the modified version of NPC topology has better efficiency [70–72]. Among the soft switching scheme available in literature, the topology illustrated in Fig. 1.7 (d) has been mostly favored due to the small rating auxiliary circuit and full PWM operation [71–73]. However, one of the main drawbacks of this topology is triggering of the auxiliary switches. This requires additional measuring and timing which reduces the overall system reliability [74,75]. In addition, the extra measurements protect the auxiliary switches against over voltage cause circuit complexity [71].

The ARCPI topology is considered as one of the best schemes for high power application [76]. An uncertainty which remains with the basic ARCPI scheme illustrated in Fig. 1.7 (d) is the stability of the DC center voltage as mentioned in [77]. In positive half cycle, the voltage  $V_{dc}$  can be achieved when switch  $S_3$  and  $S_2$  are ON. The voltage  $1/2V_{dc}$  can be obtained when switch  $S_3$  and  $S_5$  are ON. Finally the voltage across load will be zero when  $S_3$  and  $S_4$  are ON at the same time. During the negative half cycle, the voltage  $-V_{dc}$  can be achieved when  $S_1$  and  $S_4$  are ON. The voltage  $-1/2V_{dc}$  can be obtained when  $S_1$  and  $S_5$  are ON. Finally the load voltage will be zero again when  $S_1$  and  $S_2$  are ON simultaneously [78].

#### 1.1.4 Topologies with Fault Tolerance

The main advantages of the proposed multilevel converter when compared with solutions presented in the technical literature are higher number of levels using the same amount of power switching devices (six IGBTs), and no dead-time requirement for the converter's operation, which is an important aspect for high-frequency microgrid systems [79, 80]. Considering the micro-grid point of view, there are different types of electrical equipment that may suffer with malfunction operation [81, 82] such as: i) distributed sources (PV panels, wind turbines, etc.), ii) storage systems, and iii) power electronics converters, etc. The Micro-grid systems is the realization of small networks in a Distributed Generation (DG) that are capable of optimizing benefits such as load management, demand side managements, and generation curtailment [81]. In order to achieve an acceptable level of reliability in a typical micro-grid system, fault tolerant operations of the system are very important. Indeed, faults in power electronics converters are really important since there are power electronics converters placed everywhere in the micro-grid environment, as observed in Fig. 1.8, where PE generically represents power electronics converters. Fig. 1.8 also shows a micro-grid system with a fault occurring in the DC/AC converter interfacing PV panel and the AC bus the fault tolerant converter considered is illustrated in Fig. 1.9. In fact, the improvement and development of the micro-grid systems reliability is critical for the optimal operation of electrical power produced by renewable energy sources such as photovoltaic and wind energy in micro-grid systems.

Specific kinds of faults can occur in these types of converters, for example, faults occurring in the power converter itself (open-circuit and short-circuit failures occurring in the converter power devices) or in the control subsystem. It is estimated that about 38% of the faults in voltage source conversion systems are due to failures of



Fig. 1.8. Microgrid system facing a fault problem in the DC/AC converter.

power devices, which can be broadly categorized as short-circuit faults and openswitch faults [83,84]. For a couple of decades, fault tolerant architecture have been introduced and developed gaining attention, they are commonly not complicated in terms of hardware topology and control [85–94].



Fig. 1.9. DC/AC fault tolerant converter.

This thesis presents a fault tolerant converter designed for low power applications, as required in a microgrid system [95]. Selected steady-state and transient outcomes are presented to validate the theoretical expectations. Furthermore, this thesis presents a hybrid pulse width modulation for the pre-fault operation as well as fault detection and leg-isolation procedure. Simulation results demonstrate the validity of the proposed method.

#### **1.2** Continuation of the Work

The control of power electronics converters has been extensively studied in literature. There are several modulation techniques for multi-level inverters such as: space vector modulation (SVM) and pulse width modulation (PWM) [96–100]. Classical linear controllers when combined with a modulation strategy have become the most common used control schemes in industrial power converters [5, 25, 27, 101–104]. In this thesis, a detailed procedure of the modulation strategy for the proposed converter will be presented. However the closed loop control of the proposed converter under load variation is not covered in this thesis. Design of the closed loop controller for the proposed multilevel inverter is the future work of this thesis.

Closed loop current control of the multilevel inverter compensates for circuit nonidealities and performs the desired current tracking. The modulating signal at the input of the PWM will be the function of the actual load current which will be measured by current sensors. Given a modulation stage for the converter, any linear controller can be used with the proposed converter, the most common choice is a proportional-integral (PI) controller. The main control requirement is the dynamic performance and stability of the system [5,15,105]. Design of the closed loop control for the proposed converter is not straight forward and it has several challenges [5,48]:

- 1. Fast dynamic for reference following under load variation with the smallest possible error.
- 2. Commonly the power electronics converters generate harmonic content which are measured as THD, the harmonic content introduced by the modulation and control strategy should be minimized.

- 3. The electromagnetic compatibility (EMC) of the converter should be taken into account, based on defined standards and regulations.
- 4. Good performance for a wide range of load and DC-link voltage condition, due to the nonlinear nature of the converter, this is a difficult goal to achieve.

To pursue this work in the future, the above mentioned challenges should be considered in designing the closed loop control of the proposed converter.

#### **1.3** Technical Publications

The author has published three conference papers [106–108] during development of this thesis, which are related to the single-phase, three-phase, and the fault tolerant converter based on the proposed DC/AC converter topology.

#### 1.4 Conclusion

The DC/AC converter also known as inverter does appropriate voltage/current regulation and converting the DC voltage/current to AC voltage/current for the grid connection. The DC/AC converter is the key element in a PV system. This thesis proposed a DC/AC converter for PV applications with five levels at the output converter side for the single-phase case and eleven levels for the three-phase case by using one split-wound coupled inductor and two extra diodes per phase. The proposed topology has an improved relationship between the number of levels per number of switches. In addition to the optimized relationship nL/nS, the most important characteristics of the proposed configuration are: (i) reduced number of semiconductor devices, while keeping the high number of levels at the output converter side, (ii) just one DC source without any need to balance the capacitor voltages, and (iii) high efficiency.

The proposed converter topology is used as a fault tolerant converter designed for low power applications, widely demanded and employed in a micro-grid environment. In comparison with the solutions presented in the technical literature, the proposed design enhanced the following: i) It has a higher number of levels while using the same amount of controlled switching devices (six IGBTs). ii) There is no dead-time requirement for the converter's operation. This is an important characteristic for high-frequency micro-grid systems. iii) Leg isolation procedure with lower stress for the DC-link capacitor. Moreover, the study presents a hybrid pulse-width-modulation for the pre-fault operation.

## 2. SINGLE-PHASE 5L/4S TOPOLOGY

#### 2.1 Introduction

This chapter proposes an energy conversion unit constituted by a single-phase DC/AC converter with five levels at the output converter side. The proposed converter has an optimized relationship between the number of levels per number of switches (nL/nS). The proposed five-level four-switch converter illustrated in Fig. 2.1, has nL/nS=5/4 which is by far the best relationship among the converters proposed in the technical literature. The most important characteristics of the proposed configuration are: (i) reduced number of semiconductor devices, while keeping a high number of levels at the output converter side, (ii) only one DC source without any need to balance capacitor voltages, and (iii) high efficiency. Details regarding the operation of the configuration and modulation strategy are presented, as well as the comparison between the proposed converter and the conventional ones. Simulated results are presented to validate the theoretical expectations.



Fig. 2.1. Proposed 5-level 4-switch converter.

#### 2.2 Converter Model

The proposed converter is constituted by four switching power devices  $(S_{a1}-S_{a2})$ and  $S_{b1}-S_{b2}$ , two diodes  $(D_1 \text{ and } D_2)$  and one split-wound coupled inductor. The state of the switches can be represented by a binary variable, where  $S_j=0$  means open switch and  $S_j=1$  means closed switch (with j = a1, a2, b1 and b2). It is assumed that the currents in the coupled-windings are in continuous conduction mode, as highlighted in Fig. 2.2 (a) with  $i_{a1} > 0$  and  $i_{a2} > 0$ . Figs. 2.2 (b), 2.2 (c), 2.2 (d) and 2.2 (e) show the equivalent circuit when  $(S_{a1}-S_{a2})$  are equal to (0-0), (0-1), (1-0)and (1-1), respectively.



Fig. 2.2. (a) Operation in continuous conduction mode. (b)  $S_{a1}=S_{a2}=0$ . (c)  $S_{a1}=0$  and  $S_{a2}=1$ . (d)  $S_{a1}=1$  and  $S_{a2}=0$ . (e)  $S_{a1}=S_{a2}=1$ .



Fig. 2.3. (a) Converter model. (b) Simplified converter model.

The voltages  $v_{a10}$  and  $v_{a20}$  (voltages from the points a1 and a2 to zero) can be expressed as a function of the state of the switches, as below:

$$v_{a10} = S_{a1}V_{dc} \tag{2.1}$$

$$v_{a20} = (1 - S_{a2}) V_{dc} \tag{2.2}$$

It means that the converter can be modeled as in Fig. 2.3(a). In this figure  $v_{b0}$  is the voltage from point b to zero and it is given by:

$$v_{b0} = S_{b1} V_{dc} \tag{2.3}$$

Where  $S_{b1} = 1 - S_{b2}$ , meaning that the switches  $S_{b1}$  and  $S_{b2}$  are complementary to avoid a short circuit of the DC source. Then the voltages  $v_{a0}$  will be given by:

$$v_{a0} = \frac{1}{2} \left( v_{a10} + v_{a20} \right) \tag{2.4}$$

Once the voltages  $v_{a0}$  and  $v_{b0}$  were obtained, then the load voltage is given by:

$$v_l = v_{a0} - v_{b0} \tag{2.5}$$

From 2.5 it is possible to simplify and model the converter as depicted in Fig. 2.3(b). Table 2.1 shows the converter voltages as a function of the state of the switches.Notice that there are five levels available at the output converter side.

| $S_{a1}$ | $S_{a2}$ | $S_{b1}$ | $v_{a10}$ | $v_{a20}$ | $v_{a0}$   | $v_{b0}$ | $v_{ind}$ | $v_l$       |
|----------|----------|----------|-----------|-----------|------------|----------|-----------|-------------|
| 0        | 0        | 0        | 0         | $V_{dc}$  | $V_{dc}/2$ | 0        | $-V_{dc}$ | $V_{dc}/2$  |
| 0        | 0        | 1        | 0         | $V_{dc}$  | $V_{dc}/2$ | $V_{dc}$ | $-V_{dc}$ | $-V_{dc}/2$ |
| 0        | 1        | 0        | 0         | 0         | 0          | 0        | 0         | 0           |
| 0        | 1        | 1        | 0         | 0         | 0          | $V_{dc}$ | 0         | $-V_{dc}$   |
| 1        | 0        | 0        | $V_{dc}$  | $V_{dc}$  | $V_{dc}$   | 0        | 0         | $V_{dc}$    |
| 1        | 0        | 1        | $V_{dc}$  | $V_{dc}$  | $V_{dc}$   | $V_{dc}$ | 0         | 0           |
| 1        | 1        | 0        | $V_{dc}$  | 0         | $V_{dc}/2$ | 0        | $V_{dc}$  | $V_{dc}/2$  |
| 1        | 1        | 1        | $V_{dc}$  | 0         | $V_{dc}/2$ | $V_{dc}$ | $V_{dc}$  | $-V_{dc}/2$ |

Table 2.1. Load voltage as a function of the switching states.

Another important variable in this circuit is the inductor voltage  $(v_{ind})$ , which will be used to guarantee the continuous conduction mode, this voltage is given by:

$$v_{ind} = v_{a10} - v_{a20} \tag{2.6}$$

#### 2.3 PWM Strategy

From the model described before, both voltages  $v_l$  and  $v_{ind}$  have been obtained from the converter voltages  $v_{a10}$ ,  $v_{a20}$  and  $v_{b0}$ . Now the gating signals  $S_{a1}$ ,  $S_{a2}$ ,  $S_{b1}$ and  $S_{b2}$  must be defined to generate the desired voltages  $v_l^*$  and  $v_{ind}^*$ , then since:

$$v_l^* = S_{a1} \frac{V_{dc}}{2} + (1 - S_{a2}) \frac{V_{dc}}{2} - S_{b1} V_{dc}$$
(2.7)

$$v_{ind}^* = S_{a1}V_{dc} - (1 - S_{a2})V_{dc}$$
(2.8)

Those equations 2.7 and 2.8 are instantaneous expressions, which could be obtained throughout the average values in the switching period  $T_s$ .

The duty cycle of each switch can be defined as the instantaneous switching states, as follows:

$$D_{a1} = \frac{1}{T_s} \int_t^{t+T_s} S_{a1}(t) dt$$
 (2.9)

$$D_{a2} = \frac{1}{T_s} \int_t^{t+T_s} S_{a2}(t) dt$$
 (2.10)

$$D_{b1} = \frac{1}{T_s} \int_t^{t+T_s} S_{b1}(t) dt$$
 (2.11)

$$D_{b2} = \frac{1}{T_s} \int_t^{t+T_s} S_{b2}(t) dt = 1 - D_{b1}$$
(2.12)

In terms of average values, equations 2.7 and 2.8 can be written respectively as:

$$\frac{2v_l^*}{V_{dc}} = D_{a1} + 1 - D_{a2} - 2D_{b1} \tag{2.13}$$

$$\frac{v_{ind}^*}{V_{dc}} = D_{a1} + D_{a2} - 1 \tag{2.14}$$

From 2.13 and 2.14 one possible solution for  $D_{a1}$  and  $D_{a2}$  is given below:

$$D_{a1} = \frac{v_{ind}^* + 2v_l^*}{2V_{dc}} + S_{b1} \tag{2.15}$$

$$D_{a2} = \frac{v_{ind}^* - 2v_l^*}{2V_{dc}} + 1 - S_{b1}$$
(2.16)

Once the voltages  $v_l^*$ ,  $v_{ind}^*$  and  $V_{dc}$  are given, to complete the modulation scheme  $S_{b1}$  must be defined following these rules: (i)  $S_{b1} = 1$  if  $v_l^* < 0$  and  $S_{b1} = 0$  if  $v_l^* \ge 0$ , as observed in Table 2.1. Notice that the leg b is operating at low frequency (the same frequency of the load), which represents an advantage due to switching losses reduction. Fig. 2.4 shows the analog solution for the PWM strategy presented in equations 2.15 and 2.16.



Fig. 2.4. Analog PWM Strategy: (a) implementation of equation 2.15 and (b) implementation of equation 2.16.

#### 2.4 Comparison Among Proposed and Conventional Solutions

A direct comparison among the proposed converter (see Fig. 2.1) and the conventional ones presented in Fig. 1.7 (a simple H-bridge 4-swtich 3-level converter has also been added in this comparison) reveals some advantages for the 5-level 4-switch converter as presented in the Table 2.2, in this table FC stands for flying capacitor.

|           | Number of | Number of | Number of    | Number of  | Number of |
|-----------|-----------|-----------|--------------|------------|-----------|
|           | power     | inductors | extra diodes | DC-link    | levels    |
|           | switches  | diodes    |              | capacitors |           |
| Proposed  | 4         | 1         | 2            | 1          | 5         |
| H-bridge  | 4         | 0         | 0            | 1          | 3         |
| Fig. 2(a) | 8         | 0         | 4            | 2          | 5         |
| Fig. 2(b) | 6         | 0         | 2            | 2          | 5         |
| Fig. 2(c) | 6         | 0         | 0            | 1 + FC     | 5         |
| Fig. 2(d) | 6         | 0         | 0            | 2          | 5         |

Table 2.2. Comparison among configurations
Although using an inductor element, the proposed converter has the best nL/nS relationship, which gives benefits in terms of higher efficiency and reduced costs. Assuming the same switching frequency (20KHz) for the proposed converter and for the simple H-bridge converter (four switches), Fig. 2.5 shows a comparison between Weight Total Harmonic Distortion (WTHD) and modulation index  $(m_a)$  for the proposed converter and the conventional one. As expected, due to the increased number of levels the WTHD is lower for the proposed converter. Although reducing  $m_a$  for the proposed converter implies in reducing the number of levels at the output converter side, its WTHD is still lower than the one for the conventional converter. Another comparison between these two configurations was in terms of semiconductor power losses. In this case to guarantee a fair comparison, the switching frequency of the proposed converter was reduced until both converters reach the same WTHD level.



Fig. 2.5. Comparing WTHD versus  $m_a$  for proposed converter and conventional one.

Tables 2.3 and 2.4 show the losses of all the switches  $(S_{b1}, S_{b2}, S_{a1}, S_{a2})$ . For each switch, four kinds of losses are considered: (1) IGBT conduction losses, (2) IGBT switching losses, (3) diode conduction losses, and (4) diode switching losses. In addition, for the proposed converter the losses in the diodes  $D_1$  and  $D_2$  are also recorded. The sum of each column  $(S_t otal)$  for any individual switches and diodes shows the total losses for each of these elements in the corresponding converter. The sum of the values in the  $S_t otal$  row shows the total loss in the converter. From Tables 2.3 and 2.4, the losses for the proposed converter and the conventional converter are 8.45 and 16.3, respectively.

| Proposed converter | $S_{b1}$ | $S_{b2}$ | $S_{a1}$ | $S_{a2}$ | $D_1$ | $D_2$ |
|--------------------|----------|----------|----------|----------|-------|-------|
| Conduction IGBT    | 1.2      | 1.2      | 0.8      | 0.8      |       |       |
| Switch IGBT        | 0.001    | 0.001    | 1        | 1        |       |       |
| Conduction diode   | 0.025    | 0.025    | 0        | 0        | 1.08  | 1.08  |
| Switch diode       | 0        | 0        | 0        | 0        | 0.1   | 0.1   |
| $S_t otal$         | 1.226    | 1.226    | 1.8      | 1.8      | 1.18  | 1.18  |

Table 2.3.Losses for proposed converter

Table 2.4.Losses for conventional converter

| Conventional converter | $S_{b1}$ | $S_{b2}$ | $S_{a1}$ | $S_{a2}$ |
|------------------------|----------|----------|----------|----------|
| Conduction IGBT        | 2.49     | 2.48     | 2.48     | 2.49     |
| Switch IGBT            | 1.16     | 1.15     | 1.15     | 1.14     |
| Conduction diode       | 0.338    | 0.339    | 0.339    | 0.338    |
| Switch diode           | 0.101    | 0.102    | 0.101    | 0.102    |
| $S_t otal$             | 4.089    | 4.071    | 4.07     | 4.07     |

### 2.5 Simulation Results

The proposed converter has been simulated by using PSIM software. The experimental verification will be presented in Chapter 5. The load is given by  $R = 39.6\Omega$ , L = 50 mH, the DC-link voltage source 375 is V, and the switching frequency is 5KHz. Fig. 2.6 shows the simulation results for the single-phase DC/AC converter. Fig. 2.6 (top) shows load voltage  $v_l$  which has 5 levels  $(\pm V_{dc}, 0, \pm V_{dc}/2)$  and Fig. 2.6 (bottom) shows the load current  $i_l$ . In Fig. 2.7 it has been shown another set of the simulation results with the DC-link voltage source equal to 600 V. Fig. 2.7 (a) and 2.7 (b) show the current and voltage across each elements (switches, diodes and inductors) for the leg with inductors. Fig. 2.8 (top) shows, the comparison between the load current and the reference current for a closed-loop operation by using a PI controller. Notice that both waveforms match each other even for a hard step transient for the reference current at t=0.3s. In this case the amplitude of the current has changed to guarantee the effectiveness of the controller. Fig. 2.8 (middle) shows the reference voltage and Fig. 2.8 (bottom) shows the load voltage which is dependent on  $m_a$ . As expected from the theoretical analysis (see Fig. 2.5), the number of levels for the proposed circuit is dependent on the modulation index  $(m_a)$ , which explains why prior to t=0.3s $v_l$  has three levels and after 0.3s it has five levels.



Fig. 2.6. Load voltage (top) and load current (bottom).



Fig. 2.7. Simulation results: (a) (from top to bottom) current through  $S_{a1}$ , current through  $D_1$ , current through top inductor and the voltage on  $S_{a1}$  (b) (from top to bottom) current through  $S_{a2}$ , current through  $D_2$ , current through bottom inductor and the voltage on  $S_{a2}$ .



Fig. 2.8. From top to bottom load current and reference load current, reference load voltage, and load voltage.

#### 2.6 RCD Snubber Circuit Design for 5-Level 4-Switch DC-AC Converter

This section presents the design of an RCD snubber circuit for the optimized single phase DC-AC converter. The purpose of this optimal design with RCD snubber is to lower the spike voltage of power switch and hence improving the efficiency and performance of the proposed converter. Existence of a significantly large spike voltage across the switch may damage the switch. Thus, a RCD clamp (using a resistor, a capacitor and a diode) is used in the proposed topology to clamp the voltage across the switch. Fig. 2.9 illustrates the proposed topology with RCD snubber circuit. As it is illustrated in Fig. 2.9, the RCD snubber circuit is not added for  $S_{1b} - S_{2b}$ switches because they are operating with low switching frequency, thus by adding an RCD snubber circuit we just have extra power dissipation without having significant gain. In addition, from experimental results, we cannot observe a substantial voltage spike across  $S_{1b} - S_{2b}$  switches, therefore it is not necessary to add an RCD snubber for these two switches.



Fig. 2.9. Proposed 5-level 4-switch converter With RCD snubber.



Fig. 2.10. (a) RCD snubber circuit for the IGBT switches. (b) RCD snubber circuit effect on voltage and current of the IGBT during switching.

## 2.6.1 RCD Snubber Model

Semiconductor power switches are commonly subject to the problem of spike voltage during the switching ON and OFF. Several methods exist to suppress this overvoltage, a possible solution is to install a snubber circuit [109] for the IGBTs, resistor-capacitor-diode (RCD) snubber circuit [110] is one of the common snubber schematics used to clamp the voltage across the switch. This snubber configuration, illustrated in Fig. 2.10 (a), is also known as a charge and discharge RCD snubber circuit. For the proposed multilevel converter, this snubber configuration has been chosen, since it is suitable for the converter's switching frequency and its power level. RCD snubbers are typically used in medium to high current applications, its characteristics are [111]: (i) transfer power dissipation from the switch to a resistor, (ii) reduce total switching losses, (iii) reduce voltage and current ringing, and (iv) limit dI/dt or dV/dt. Fig. 2.10 (b) illustrates the effect of the snubber circuit on voltage and current of the IGBT.

Appropriate component selection and design of the RCD snubber is very important to improve the performance of the converter. However the average current in the snubber diode is not high but the peak current is considerable; thus the peak current should be basis for selecting the snubber diode. The diode should be also selected for the peak rating of the capacitor voltage. Also, the diode should have an ultra-fast recovery time. The minimum capacitance for the snubber can be calculated using the following equation [25, 111, 112]:

$$C_{sn} = \frac{L \times I_0^2}{V_{pk} - V_{dc}} \tag{2.17}$$

where L is the wiring parasitic or stray inductance,  $I_o$  is the collector current at IGBT turn off,  $V_{pk}$  is the peak voltage, and  $V_{dc}$  is the DC-link voltage. A typical value of the stray inductance is approximately 100nH [25]. For the proposed converter the maximum allowable peak voltage is assumed to be the 10% more than the DC-link voltage, we should keep in mind that this voltage should be less than the IGBT breakdown voltage. The power loss in the snubber resistor is directly proportional to the size of the snubber capacitor, thus a smaller capacitor results in lower power dissipation in resistor.

The function of the snubber resistor is to discharge the accumulated charge in the snubber capacitor before the IGBT turns-off again. In order to determine the required resistance value for the snubber circuit, we need to take into consideration the smallest time value between IGBT turn ON and OFF. For the proposed converter, this minimum time for IGBT of the high frequency leg is determined from the simulation of the converter to be  $1\mu s$  ( $t_{min} = 1\mu s$ ). Now the resistor value can be determined using the following equation:

$$R_{sn} = \frac{t_{min}}{5C_{sn}} \tag{2.18}$$

The power dissipated in the RCD snubber circuit can be approximated by the capacitor value as:

$$P = \frac{1}{2}C_{sn}(V_c^2)f$$
 (2.19)

where  $V_c$  is the capacitor voltage and f is the switching frequency.

## 2.6.2 Converter Model with Snubber

The high frequency leg of the converter with RCD snubber is illustrated in Fig. 2.11 (a), its four modes of operation is demonstrated in Fig.2.11 (b)-(e). Table 2.5 presents the snubber capacitor and load voltages as a function of switching states, the voltages  $v_{a10}$  and  $v_{a20}$  (voltages from the points a1 and a2 to zero) can be expressed as a function of the state of the switches, when  $C_{sn1}$  is fully charged as below:

$$v_{a10} = S_{a1}V_{dc}$$
 (2.20)

$$v_{a20} = (1 - S_{a2}) V_{dc} \tag{2.21}$$

Table 2.5. Load voltage as a function of the switching states.

| $S_{a1}$ | $S_{a2}$ | $S_{b1}$ | $v_{a10}$ | $v_{a20}$ | $v_{a0}$   | $v_{b0}$ | $v_{ind}$ | $v_l$       | $v_{Csn1}$ | $v_{Csn2}$ |
|----------|----------|----------|-----------|-----------|------------|----------|-----------|-------------|------------|------------|
| 0        | 0        | 0        | 0         | $V_{dc}$  | $V_{dc}/2$ | 0        | $-V_{dc}$ | $V_{dc}/2$  | $V_{dc}$   | $V_{dc}$   |
| 0        | 0        | 1        | 0         | $V_{dc}$  | $V_{dc}/2$ | $V_{dc}$ | $-V_{dc}$ | $-V_{dc}/2$ | $V_{dc}$   | $V_{dc}$   |
| 0        | 1        | 0        | 0         | 0         | 0          | 0        | 0         | 0           | $V_{dc}$   | 0          |
| 0        | 1        | 1        | 0         | 0         | 0          | $V_{dc}$ | 0         | $-V_{dc}$   | $V_{dc}$   | 0          |
| 1        | 0        | 0        | $V_{dc}$  | $V_{dc}$  | $V_{dc}$   | 0        | 0         | $V_{dc}$    | 0          | $V_{dc}$   |
| 1        | 0        | 1        | $V_{dc}$  | $V_{dc}$  | $V_{dc}$   | $V_{dc}$ | 0         | 0           | 0          | $V_{dc}$   |
| 1        | 1        | 0        | $V_{dc}$  | 0         | $V_{dc}/2$ | 0        | $V_{dc}$  | $V_{dc}/2$  | 0          | 0          |
| 1        | 1        | 1        | $V_{dc}$  | 0         | $V_{dc}/2$ | $V_{dc}$ | $V_{dc}$  | $-V_{dc}/2$ | 0          | 0          |



Fig. 2.11. (a) Operation in continuous conduction mode. (b)  $S_{a1}=S_{a2}=0$ . (c)  $S_{a1}=0$  and  $S_{a2}=1$ . (d)  $S_{a1}=1$  and  $S_{a2}=0$ . (e)  $S_{a1}=S_{a2}=1$ .

# 2.7 Conclusion

This chapter proposed a single-phase DC-AC converter with five levels at the output converter side by using one split-wound coupled inductor and two extra diodes. The proposed topology has an improved relationship between the number of levels per number of switches. A RCD snubber circuit is added across the IGBT switches to eliminate significant large voltage spikes, as results reducing the probability of switch failure. In addition to the optimized relationship nL/nS, the most important characteristics of the proposed configuration are: (i) reduced number of semiconductor devices, while keeping the high number of levels at the output converter side, (ii)just one DC source without any need to balance the capacitor voltages, and (iii) high efficiency.

# 3. THREE-PHASE DC-AC CONVERTER WITH FIVE-LEVEL FOUR-SWITCH CHARACTERSTIC

## 3.1 Introduction

This chapter presents a three-phase DC-AC converter with an optimized number of levels per number of switches. Each phase of the proposed converter, illustrated in Fig. 3.1, includes four controlled power switches and it is able to generate five levels. The most significant characteristics of the proposed converter are: (i) reduced number of semiconductor devices, while keeping a high number of levels at the output side of each phase; (ii) no need to control the DC-link capacitor voltage as in NPC and flying capacitor topologies; and (iii) reduced semiconductor losses. The principle of operation, modulation technique, and modeling of the proposed converter are presented in this paper. The proposed configuration is simulated and validated experimentally.



Fig. 3.1. Proposed converter with 5-level 4-switch per phase characteristic.

### 3.2 Converter Model

The proposed converter shown in Fig. 3.1 has 12 switching power devices  $(S_{x1}$ - $S_{x2}$  and  $S_{x'1}$ - $S_{x'2}$ ); six diodes  $(D_{x1} \text{ and } D_{x2})$  with x = a, b, c and three split-wound coupled inductors. The state of the switches can be represented by a binary variable, where  $S_j=0$  means open switch and  $S_j=1$  means closed switch (with j = x1, x2). It is assumed that the currents in the coupled-windings are in continuous conduction mode, as highlighted in Fig. 3.2 (a) with  $i_{a1} > 0$  and  $i_{a2} > 0$ . Figs. 3.2(b), 3.2 (c), 3.2 (d) and 3.2 (e) show the equivalent circuit for one phase when  $(S_{x1}$ - $S_{x2})$  are equal to (0-0), (0-1), (1-0) and (1-1), respectively. The voltages  $v_{x10x}$  and  $v_{x20x}$  (voltages



from the points x1 and x2 to 0x) can be expressed as a function of the state of the switches, as below:

$$v_{a10a} = S_{a1}V_{dc} \tag{3.1}$$

$$v_{a20a} = (1 - S_{a2}) V_{dc} \tag{3.2}$$

$$v_{b10b} = S_{b1}V_{dc}$$
 (3.3)

$$v_{b20b} = (1 - S_{b2}) V_{dc} \tag{3.4}$$

$$v_{c10c} = S_{c1}V_{dc}$$
 (3.5)

$$v_{c20c} = (1 - S_{c2}) V_{dc} \tag{3.6}$$

Then the voltages  $v_{x0x}$  will be given by:

$$v_{a0a} = \frac{1}{2} \left( v_{a10a} + v_{a20a} \right) \tag{3.7}$$

$$= \frac{1}{2}(S_{a1} - S_{a2} + 1)V_{dc} \tag{3.8}$$

$$v_{b0b} = \frac{1}{2} \left( v_{b10b} + v_{b20b} \right) \tag{3.9}$$

$$= \frac{1}{2}(S_{b1} - S_{b2} + 1)V_{dc} \tag{3.10}$$

$$v_{c0c} = \frac{1}{2} \left( v_{c10c} + v_{c20c} \right) \tag{3.11}$$

$$= \frac{1}{2}(S_{c1} - S_{c2} + 1)V_{dc} \tag{3.12}$$

The voltages from point x' to 0x are given by:

$$v_{a'0a} = S_{a'1}V_{dc} (3.13)$$

$$v_{b'0b} = S_{b'1}V_{dc} (3.14)$$

$$v_{c'0c} = S_{c'1}V_{dc} (3.15)$$

where  $S_{x'1} = 1 - S_{x'2}$ , meaning that the switches  $S_{x'1}$  and  $S_{x'2}$  are complementary to avoid a short circuit of the DC-source. The proposed converter can be modeled as presented in Fig. 3.3.



Fig. 3.3. Converter model for the proposed converter.

Once the voltages  $v_{x0x}$  and  $v_{x'0x}$  were obtained, the voltages at the output of each converter's phase are given by:

$$v_A = v_{a0a} - v_{a'0a} \tag{3.16}$$

$$= \frac{1}{2} [S_{a1}V_{dc} + (1 - S_{a2})V_{dc}] - S_{a'1}V_{dc}$$
(3.17)

$$=\frac{1}{2}(S_{a1} - S_{a2} - S_{a'1} + 1)V_{dc}$$
(3.18)

$$v_B = v_{b0b} - v_{b'0b} \tag{3.19}$$

$$= \frac{1}{2} [S_{b1}V_{dc} + (1 - S_{b2})V_{dc}] - S_{b'1}V_{dc}$$
(3.20)

$$=\frac{1}{2}(S_{b1} - S_{b2} - S_{b'1} + 1)V_{dc}$$
(3.21)

$$v_C = v_{c0c} - v_{c'0c} \tag{3.22}$$

$$= \frac{1}{2} [S_{c1}V_{dc} + (1 - S_{c2})V_{dc}] - S_{c'1}V_{dc}$$
(3.23)

$$=\frac{1}{2}(S_{c1} - S_{c2} - S_{c'1} + 1)V_{dc}$$
(3.24)

Table 3.1 shows the converter voltages as a function of the state of the switches. Notice that there are five levels available at the output converter side for each leg.

Table 3.1. Conventional voltages as a function of the switching states.

| $S_{x1}$ | $S_{x2}$ | $S_{x'1}$ | $v_{x10x}$ | $v_{x20x}$ | $v_{x0x}$  | $v_{x'0x}$ | $v_{indx}$ | $v_X$       |
|----------|----------|-----------|------------|------------|------------|------------|------------|-------------|
| 0        | 0        | 0         | 0          | $V_{dc}$   | $V_{dc}/2$ | 0          | $-V_{dc}$  | $V_{dc}/2$  |
| 0        | 0        | 1         | 0          | $V_{dc}$   | $V_{dc}/2$ | $V_{dc}$   | $-V_{dc}$  | $-V_{dc}/2$ |
| 0        | 1        | 0         | 0          | 0          | 0          | 0          | 0          | 0           |
| 0        | 1        | 1         | 0          | 0          | 0          | $V_{dc}$   | 0          | $-V_{dc}$   |
| 1        | 0        | 0         | $V_{dc}$   | $V_{dc}$   | $V_{dc}$   | 0          | 0          | $V_{dc}$    |
| 1        | 0        | 1         | $V_{dc}$   | $V_{dc}$   | $V_{dc}$   | $V_{dc}$   | 0          | 0           |
| 1        | 1        | 0         | $V_{dc}$   | 0          | $V_{dc}/2$ | 0          | $V_{dc}$   | $V_{dc}/2$  |
| 1        | 1        | 1         | $V_{dc}$   | 0          | $V_{dc}/2$ | $V_{dc}$   | $V_{dc}$   | $-V_{dc}/2$ |

Another important variable in this circuit is the inductor voltage  $(v_{indx})$ , which will be used to guarantee the continuous conduction mode, this voltage is given by:

$$v_{indx} = v_{x10x} - v_{x20x} \tag{3.25}$$

Fig. 3.4 shows a simplified three-phase converter model obtained from Fig. 3.3.



Fig. 3.4. Simplified three-phase converter model.

The load voltage for each phase is obtained from (3.26), (3.27), and (3.28) as below:

$$v_{la} = v_A - v_{n0} \tag{3.26}$$

$$v_{lb} = v_B - v_{n0} \tag{3.27}$$

$$v_{lc} = v_C - v_{n0} (3.28)$$

After adding these three equations and assuming a balanced three phase voltage, it yields:

$$v_{la} + v_{lb} + v_{lc} = v_A + v_B + v_C - 3v_{n0}$$
$$0 = v_A + v_B + v_C - 3v_{n0}$$

which leads to:

$$v_{n0} = \frac{1}{3}(v_A + v_B + v_C) \tag{3.29}$$

Then it is possible to write the load voltages  $(v_{la}, v_{lb}, \text{ and } v_{lc})$  as a function of the switching states and DC-link voltage:

$$v_{la} = \frac{1}{3}(S_{a1} - S_{a2} - S_{a'1})V_{dc} - (3.30)$$

$$\frac{1}{6}(S_{b1} - S_{b2} - S_{b'1})V_{dc} - \frac{1}{6}(S_{c1} - S_{c2} - S_{c'1})V_{dc}$$

$$v_{lb} = \frac{1}{3}(S_{b1} - S_{b2} - S_{b'1})V_{dc} - (3.31)$$

$$\frac{1}{6}(S_{a1} - S_{a2} - S_{a'1})V_{dc} - \frac{1}{6}(S_{c1} - S_{c2} - S_{c'1})V_{dc}$$

$$v_{lc} = \frac{1}{3}(S_{c1} - S_{c2} - S_{c'1})V_{dc} - \frac{1}{6}(S_{b1} - S_{b2} - S_{b'1})V_{dc} - \frac{1}{6}(S_{a1} - S_{a2} - S_{a'1})V_{dc} - \frac{1}{6}(S_{a1} - S_{a2} - S_{a'1})V_{dc}$$
(3.32)

# 3.3 PWM Strategy

From the model described before, both voltages  $v_{lx}$  and  $v_{indx}$  have been obtained from the converter voltages  $v_{x10x}$ ,  $v_{x20x}$ , and  $v_{x'0x}$ . Now the gating signals  $S_{x1}$ ,  $S_{x2}$ ,  $S_{x'1}$ , and  $S_{x'2}$  (x = a, b, c) must be defined to generate the desired voltages  $v_{lx}^*$  and  $v_{indx}^*$ , as below:

$$v_{la}^* = S_{a1} \frac{V_{dc}}{2} + (1 - S_{a2}) \frac{V_{dc}}{2} - S_{a'1} V_{dc}$$
(3.33)

$$v_{inda}^* = S_{a1}V_{dc} - (1 - S_{a2})V_{dc}$$
(3.34)

$$v_{lb}^* = S_{b1} \frac{V_{dc}}{2} + (1 - S_{b2}) \frac{V_{dc}}{2} - S_{b'1} V_{dc}$$
(3.35)

$$v_{indb}^* = S_{b1}V_{dc} - (1 - S_{b2})V_{dc}$$
(3.36)

$$v_{lc}^* = S_{c1} \frac{V_{dc}}{2} + (1 - S_{c2}) \frac{V_{dc}}{2} - S_{c'1} V_{dc}$$
(3.37)

$$v_{indc}^* = S_{c1}V_{dc} - (1 - S_{c2})V_{dc}$$
(3.38)

The equations (3.33)-(3.38) are instantaneous expressions, which could be obtained through the average values in the switching period  $T_s$ . The duty cycle of each switch can be defined as the instantaneous switching states, as follows:

$$D_{a1} = \frac{1}{T_s} \int_t^{t+T_s} S_{a1}(t) dt$$
(3.39)

$$D_{a2} = \frac{1}{T_s} \int_t^{t+T_s} S_{a2}(t) dt$$
(3.40)

$$D_{a'1} = \frac{1}{T_s} \int_t^{t+T_s} S_{a'1}(t) dt$$
(3.41)

$$D_{a'2} = \frac{1}{T_s} \int_t^{t+T_s} S_{a'2}(t) dt = 1 - D_{a'1}$$
(3.42)

$$D_{b1} = \frac{1}{T_s} \int_t^{t+T_s} S_{b1}(t) dt$$
(3.43)

$$D_{b2} = \frac{1}{T_s} \int_t^{t+T_s} S_{b2}(t) dt$$
(3.44)

$$D_{b'1} = \frac{1}{T_s} \int_t^{t+T_s} S_{b'1}(t) dt$$
(3.45)

$$D_{b'2} = \frac{1}{T_s} \int_t^{t+T_s} S_{b'2}(t) dt = 1 - D_{b'1}$$
(3.46)

$$D_{c1} = \frac{1}{T_s} \int_t^{t+T_s} S_{c1}(t) dt$$
(3.47)

$$D_{c2} = \frac{1}{T_s} \int_t^{t+T_s} S_{c2}(t) dt$$
(3.48)

$$D_{c'1} = \frac{1}{T_s} \int_t^{t+T_s} S_{c'1}(t) dt$$
(3.49)

$$D_{c'2} = \frac{1}{T_s} \int_t^{t+T_s} S_{c'2}(t) dt = 1 - D_{c'1}$$
(3.50)

In terms of average values, equations (3.33)-(3.38) can be written respectively by:

$$\frac{2v_{la}^*}{V_{dc}} = D_{a1} + 1 - D_{a2} - 2D_{a'1} \tag{3.51}$$

$$\frac{v_{inda}^*}{V_{dc}} = D_{a1} + D_{a2} - 1 \tag{3.52}$$

$$\frac{2v_{lb}^*}{V_{dc}} = D_{b1} + 1 - D_{b2} - 2D_{b'1}$$
(3.53)

$$\frac{v_{indb}^*}{V_{dc}} = D_{x1} + D_{b2} - 1 \tag{3.54}$$

$$\frac{2v_{lc}^*}{V_{dc}} = D_{c1} + 1 - D_{c2} - 2D_{c'1}$$
(3.55)

$$\frac{v_{indc}^*}{V_{dc}} = D_{c1} + D_{c2} - 1 \tag{3.56}$$

From (3.51)-(3.56), one possible solution for  $D_{x1}$  and  $D_{x2}$  are given below:

$$D_{a1} = \frac{v_{inda}^* + 2v_{la}^*}{2V_{dc}} + S_{a'1}$$
(3.57)

$$D_{a2} = \frac{v_{inda}^* - 2v_{la}^*}{2V_{dc}} + 1 - S_{a'1}$$
(3.58)

$$D_{b1} = \frac{v_{indb}^* + 2v_{lb}^*}{2V_{dc}} + S_{b'1}$$
(3.59)

$$D_{b2} = \frac{v_{indb}^* - 2v_{lb}^*}{2V_{dc}} + 1 - S_{b'1}$$
(3.60)

$$D_{c1} = \frac{v_{indc}^* + 2v_{lc}^*}{2V_{dc}} + S_{c'1}$$
(3.61)

$$D_{c2} = \frac{v_{indc}^* - 2v_{lc}^*}{2V_{dc}} + 1 - S_{c'1}$$
(3.62)

Once the voltages  $v_X^*$ ,  $v_{indx}^*$  and  $V_{dc}$  are given, to complete the modulation scheme,  $S_{x'1}$  must be defined from the following rules: (i)  $S_{x'1} = 1$  if  $v_X^* < 0$  and  $S_{x'1} = 0$  if



Fig. 3.5. PWM Strategy with x = a, b, and c.

 $v_X^* > 0$ , as observed in Table 3.1. From the previous development, it is possible to obtain the analog PWM solution as in Fig. 3.5. Notice that the leg x' is operating at low frequency (the same frequency of the load), which represents an advantage due to switching losses reduction presented in the following section.

## 3.4 Simulation Results

The proposed converter has been simulated by using PSIM software. The conditions for the single-phase version of the proposed converter are given by:  $R = 160\Omega$ , switching frequency 20KHz, and the DC-link voltage is 15V. The three-phase version of the proposed converter was simulated by using the following conditions:  $R = 39.6\Omega$ , L = 5mH, the DC-link voltage source is 375V, and the switching frequency is 5KHzfor each leg. Fig. 3.6 shows the simulation results. Fig. 3.7 shows the simulation results for the three-phase DC/AC converter. The top three subplots in Fig. 3.7 (a) show the load voltage for each phase that has 11 levels and the bottom subplot shows the three-phase load currents.



Fig. 3.6. Simulation results for single-phase converter.



Fig. 3.7. Simulation results for three-phase converter.

## 3.5 Conclusion

This chapter proposed a three-phase DC/AC converter with 11 levels at the phase load voltage. Indeed, such a converter presents each phase with a 5-level 4-switch characteristic. The proposed topology has an improved relationship between the number of levels (nL) per number of switches (nS). In addition to the optimized relationship nL/nS, the most important characteristics of the proposed configuration are: (i) reduced number of semiconductor devices, while keeping a high number of levels at the output side of each phase; and (ii) reduced semiconductor losses. A loss comparison demonstrates that the proposed conventional can operate with higher efficiency.

## 4. FAULT-TOLERANT CONVERTER

#### 4.1 Introduction

This chapter proposes a fault tolerant converter designed for low power applications, as required in a micro-grid environment. The main characteristics of this converter when compared with solutions presented in the technical literature are: i) higher number of levels using the same amount of controlled switching devices (six IGBTs), ii) no dead-time requirement for the converter's operation, which is an important aspect for high-frequency micro-grid systems and iii) leg isolation procedure with reduced stress for the DC-link capacitor. Furthermore, a hybrid pulse-widthmodulation will be present for the pre-fault operation. Details regarding the transition from the pre-fault to post-fault operation is presented. Selected steady-state and transient results are presented to validate the theoretical expectations. The threephase PWM inverter with split-wound coupled inductors was proposed in [113] and studied in [114].



Fig. 4.1. (a) Microgrid system facing a fault problem in the DC-AC converter.

Considering the micro-grid point of view, there are different types of electrical equipment that may suffer with malfunction operation [81,82], such as: a) distributed sources (PV panels, wind turbines, etc.), b) storage systems, and c) power electronics converters, etc. Indeed, faults in power electronics converters are really important since there are power electronics converters placed everywhere in the micro-grid environment, as observed in Fig. 4.1, where PE generically represents power electronics converters. Fig. 4.1 also shows a micro-grid system with a fault occurring in the DC-AC converter interfacing PV panel and the AC bus. The proposed fault tolerant converter is illustrated in Fig. 4.2.



Fig. 4.2. DC-AC fault tolerant converter.

Specific kinds of faults can occur in these type of converters, for example, faults occurring in the power converter itself (open-circuit and short-circuit failures occurring in the converter power devices) or in the control subsystem. It is estimated that about 38% of the faults in voltage source conversion systems are due to failures of power devices, which can be broadly categorized as short-circuit faults and open-switch faults [83,84].

#### 4.1.1 Pre-fault Operation of the Converter

The studied three-phase PWM inverter with split-wound coupled inductors is constituted by switching power devices  $(q_{x1}-q_{x2}, \text{ with } x = a, b, c)$ , six diodes  $(d_{x1}-d_{x2}, with x = a, b, c)$  and three split-wound coupled inductors. The state of the switches can be represented by a binary variable, where  $q_{x1}=0$  means an open switch and  $q_{x1}=1$ means a closed switch.



Fig. 4.3. (a)Operation in continuous conduction mode. (b) $q_{x1}=q_{x2}=0$ . (c) $q_{x1}=0$  and  $q_{x2}=1$ . (d) $q_{x1}=1$  and  $q_{x2}=0$ . (e) $q_{x1}=q_{x2}=1$ .

It is assumed that the currents in the coupled-windings are in continuous conduction mode, as highlighted in Fig. 4.3 (a). Figs. 4.3 (b), 4.3 (c), 4.3 (d) and 4.3 (e) show the equivalent circuit for each leg when  $(q_{x1},q_{x2})$  are equal to (0,0), (0,1), (1,0)and (1,1), respectively.



Fig. 4.4. (a) Leg model. (b) Model of three-phase PWM inverter with split-wound coupled inductors.

The voltages  $v_{x10}$  and  $v_{x20}$  (voltages from the points x1 and x2 to the DC-link capacitor midpoint) can be expressed as a function of the state of the switches  $q_{x1}$  and  $q_{x2}$ , respectively as following:

$$v_{x10} = (2q_{x1} - 1)\frac{V_{dc}}{2} \tag{4.1}$$

$$v_{x20} = (2q_{x2} - 1)\frac{-V_{dc}}{2} \tag{4.2}$$

This means that each leg can be modeled as in Fig. 4.4 (a). Then the pole voltages  $v_{x0}$  will be given by:

$$v_{x0} = \frac{1}{2} \left( v_{x10} + v_{x20} \right) \tag{4.3}$$

Hence from 4.1-4.3 it is possible to write  $v_{x0}$  as a function only of the state of the switches:

$$v_{x0} = (q_{x1} - q_{x2}) \frac{V_{dc}}{2} \tag{4.4}$$

or

$$v_{x0} = v_{x1} - v_{x2} \tag{4.5}$$

From 4.5 it is possible to model the three-phase converter as depicted in Fig. 4.4 (b).

| $q_{x1}$ | $q_{x2}$ | $v_{x10}$   | $v_{x20}$   | $v_{x0}$    |
|----------|----------|-------------|-------------|-------------|
| 0        | 0        | $-V_{dc}/2$ | $V_{dc}/2$  | 0           |
| 0        | 1        | $-V_{dc}/2$ | $-V_{dc}/2$ | $-V_{dc}/2$ |
| 1        | 0        | $V_{dc}/2$  | $V_{dc}/2$  | $V_{dc}/2$  |
| 1        | 1        | $V_{dc}/2$  | $-V_{dc}/2$ | 0           |

Table 4.1. Pole voltage as a function of the switching states (x = a, b, c).

Table 4.1 shows the pole voltages as a function of the state of the switches, where x = a, b, c. From this table, it is possible to validate the model presented in Fig. 4.4 (b) for the continuous conduction mode.

$$v_{x0} = (q_{x1} - q_{x2}) \frac{V_{dc}}{2}$$
(4.6)

$$v_{x0} = v_{x1} - v_{x2} \tag{4.7}$$

Where  $v_{x1} = q_{x1}V_{dc}/2$  and  $v_{x2} = q_{x2}V_{dc}/2$ . Since 4.2 describes the behavior of the pole voltages, it is possible to draw the model of the three-phase PWM Inverter with split-wound coupled inductors as in Fig. 4.4.

## 4.1.2 PWM Strategy

If the desired voltage in the three-phase load is given by  $v_a^*$ ,  $v_b^*$  and  $v_c^*$ , then the reference pole voltage can be written as:

$$v_{a0}^* = v_a^* + v_\mu^* \tag{4.8}$$

$$v_{b0}^* = v_b^* + v_\mu^* \tag{4.9}$$

$$v_{c0}^* = v_c^* + v_{\mu}^* \tag{4.10}$$

The voltage  $v^*_{\mu}$  is introduced to minimize the voltage distortion, which can be calculated taking into account the general apportioning factor  $\mu$ , that is:

$$v_{\mu}^{*} = E(\mu - \frac{1}{2}) - \mu v_{\max}^{*} + (\mu - 1)v_{\min}^{*}$$
(4.11)

Where  $v_{\text{max}}^* = \max V$ ,  $v_{\min}^* = \min V$ , and  $V = \{v_a^*, v_b^*, v_c^*\}$ . This expression was derived by using a similar approach for determining the three-phase PWM modulator [64,65]. The apportioning factor  $\mu$  ( $0 \le \mu \le 1$ ) can be changed to reduce the THD (Total Harmonic Distortion) of the three-phase split-wound coupled inverter, as done for a conventional inverter [64,65]. Once the reference pole voltages were defined, the reference pole voltages  $v_{x1}^*$  and  $v_{x2}^*$  can be defined as following:

$$v_{x1}^* = \frac{v_{x0}^*}{2} \tag{4.12}$$

$$v_{x2}^* = -\frac{v_{x0}^*}{2} \tag{4.13}$$

Where  $v_{kx}^*$  is a voltage used to keep the converter in a continuous conduction mode.

## 4.1.3 Fault Detection Strategy

Power switch fault detection is based on the comparison between measured and estimated pole voltages. The estimated pole voltage  $(v_{x0e})$  is expressed as a function of the switching states as follows  $v_{x0e} = (q_{x1} - q_{x2})V_{dc}/2$  with x = a, b, c. In this equation  $q_{x1}$  and  $q_{x2}$  represent state of the switches  $S_{x1}$  and  $S_{x2}$ , respectively. The fault occurrence can be determined by analyzing the voltage error which can be obtained by comparing the measured and estimated pole voltages. This voltage error is given by:  $\varepsilon = v_{x0} - v_{x0e}$ , where  $v_{x0}$  is the measured pole voltage.

In normal operation, the measured and estimated pole voltages are equal, and thus, their difference is zero. But when a fault appears in one of those switches the value of the voltage error  $\varepsilon$  will not be zero anymore. This error signal will be used to determined which switch is under fault and then send the signal to triacs for reconfiguration purposes.

#### 4.1.4 Leg-isolation Procedure

Fig. 4.5 shows the step by step procedure to isolate a leg under short-circuit failure, i.e., reconfiguration operation where upon information provided by the fault



Fig. 4.5. Procedure for leg isolation: (a) healthy operation, (b) shortcircuit failure, (c) triac on and (d) leg isolation.

detection system removes faulty components. Fig. 4.5 (a) shows the converter healthy operation, which means that the voltage error  $\varepsilon$  will be zero, then the Fault detection system will keep the triac off. Fig. 4.5 (b) highlights the moment of a short-circuit failure, once this fault is detected, the control system will turn on the triac, which will blow the fuse, as observed in Figs. 4.5 (c) and 4.5 (d). It's worth mentioning that, in a conventional converter, there is no inductor placed inside of the leg, which

means that the short-circuit current before the opening of fuses (i.e., interval of time between Figs. 4.5 (b) and 4.5 (d)) will pass through the DC-link capacitor. On the other hand, as observed in Fig. 4.5 (c) the coupled inductors avoid the instantaneous variation of the current, which will protect the DC-link capacitor.

### 4.1.5 Simulation Results

The PWM approach proposed in this paper has been validated by simulation, tested for a three-phase RL load ( $R = 50\Omega, L = 15mH$ ). Figs 4.6-4.8 show the simulation results for  $\mu = 0, \mu = 0.5$  and  $\mu = 1$  respectively. From top to bottom; load current ( $i_a$ ), reference pole voltage ( $v_{a0}^*$ ), pole voltage ( $v_{a0}$ ), and the voltages ( $v_{a10}$ ) and ( $v_{a20}$ ) (voltage from points  $a_1$  and  $a_2$  to the DC-link capacitor mid-point).

Fig. 4.9 (a) shows the post-fault configuration after the reconfiguration approach. Fig. 4.9 (b) shows the simulation results with a fault (short-circuit failure) occurring in switch  $S_{a1}$  at t = 0.05s, the variables in this figure are from top to bottom: triac gating signal  $(t_a)$ , line-to-line voltage  $(v_{12})$ , three-phase currents  $(i_a, i_b \text{ and } i_c)$  and fuse current  $(i_{Fa})$ . It is worth mentioning that no short-circuit current is observed (i.e., isolation without capacitor stress) in the isolation procedure.



Fig. 4.6. Simulation results for one phase when  $\mu = 0$  from top to bottom: load current, reference pole voltage, pole voltage and the voltages from points  $a_1$  and  $a_2$  to the DC-link capacitor.



Fig. 4.7. Simulation results for one phase when  $\mu = 0.5$  from top to bottom: load current, reference pole voltage, pole voltage and the voltages from points  $a_1$  and  $a_2$  to the DC-link capacitor.



Fig. 4.8. Simulation results for one phase when  $\mu = 1$  from top to bottom: load current, reference pole voltage, pole voltage and the voltages from points  $a_1$  and  $a_2$  to the DC-link capacitor.



(a)



Fig. 4.9. (a) Post-fault topology. (b) Simulation results showing from top to bottom: triac gating signal, line-to-line voltage, three-phase currents and fuse current.

## 4.1.6 Conclusion

This chapter presented a fault tolerant converter designed for low power applications, widely demanded and employed in a micro-grid environment. In comparison with the solutions presented in the technical literature, the proposed design enhanced the followings aspects: i) it has higher number of levels while using the same amount of controlled switching devices (six IGBTs); ii) there is no dead-time requirement for the converter's operation. This is an important characteristics for high-frequency micro-grid systems; and ii) leg isolation procedure with lower stress for the DC-link capacitor.
# 5. PROOF-OF-CONCEPT EXPERIMENTAL SETUP

This chapter presents all experimental results, the boards, type of the switches employed in this board, drivers, and information about Digital Signal Processing (DSP).

### 5.1 DSP



Fig. 5.1. DSP Board.

The switching signals for IGBTs in this thesis are determined by using Texas Instrument (TI) eZdsp starter kit TMS320F28335 illustrated in Fig. 5.1. This kit contains 128Kx16 asynchronous SRAM, the JTAG emulator, and F28335 target board. In this thesis the starter kit is used to generate two high frequency (10KHz) PWM signals and two complementary low frequency (50Hz) PWM signals, the modulation strategy of high frequency signals is explained in Chapter 2 of this thesis. The DSP board is supplied by the grid through a power connector which converts the grid voltage to 5 volts. Code Composer Studio software (V3.3) is used to program the starter kit, this composer includes assembler, linker, compiler, and real-time debug support. Six PWMs can be generated by this DSP board and each PWM has a dual port (port A and B) which can be set to be complementary of each other if needed. For instance, for the proposed single-phase DC/AC converter, the first and second high frequency switching signals can be generated from each of the available six PWMs, in this case EPWM (Enhanced PWM) 1A and 3A are used. The third and fourth low frequency switching signals, which are complement of each other, can be obtained from dual port A and B of the EPWM2. The related codes for generation of the high frequency switching signals for the proposed converter are given as:

```
#define
        h 100e-6
#define ws 628
float D1b=0., s1b=0., s2b=0., vs1_ref = 0., vs2_ref = 0., vs3_ref = 0.;
float va=0., vb=0., vc=0., E=400, teta = 0;
teta = teta + ws*h;
if (teta >= 2*pi)
{
    teta -= 2*pi;
}
va=311*sin(teta)
if
     (va<= 0 )
{
s1b=1;
}
else
{
s1b=0;
}
```

```
vs2_ref=(((vb+2*va)/(2*E)+s1b); //Da1
vs1_ref=(((vb-2*va+2*E)/(2*E)-s1b); //Da2
```

It worth mentioning that the above two equations for  $D_{a1}$  and  $D_{a2}$  are explained in Chapter 2 equations 2.15 and 2.16. The related codes for the two low frequency switching signals are:

```
vc=A*sin(teta);
```

vs3\_ref=vc;

Where amplitude A is a large number.

A dead-band function is used in order to avoid short circuit for the low frequency complementary switching signals. A dead-band can be added to EPWM2 by using the dead-band generator control register information presented in Table 5.1 and following codes:

// Set actions

EPwm2Regs.DBCTL.bit.IN\_MODE =0\*02;

EPwm2Regs.DBCTL.bit.POLSEL =0\*01;

EPwm2Regs.DBCTL.bit.OUT\_MODE =0\*03;

//EPWMxA In (from the action-qualifier) is the source for rising-edge //delayed signal, EPWMxB In (from the action-qualifier) is the source //for falling-edge delayed signal.

//Active low complementary (ALC) mode. EPWMxA is inverted.

//Dead-band is fully enabled for both rising-edge delay on output //EPWMxA and falling-edge delay on output EPWMxB.

//The input signal for the delay is determined by DBCTL[IN\_MODE].

The dead-band delay value can be set using DBFED (Dead-Band Falling Edge Delay) and DBRED (Dead-Band Rising Edge Delay) functions, the equivalent delay values in  $\mu$ S as a function of DBFED and DBRED are presented in Table 5.2. In this case a dead-band value of 500 is used which is equivalent to 5  $\mu$ s:

Table 5.1.Dead-Band Generator Control Register (DBCTL) Field Descriptions.

| Bits   | Name     | Value | Description                                                                  |  |  |
|--------|----------|-------|------------------------------------------------------------------------------|--|--|
| 15 - 6 | Reserved |       | Reserved                                                                     |  |  |
| 5 - 4  | IN_MODE  | 00    | EPWMA In (from the action-qualifier) is the source for                       |  |  |
|        |          |       | both falling-edge and rising-edge delay.                                     |  |  |
|        |          | 01    | EPWMxB In (from the action-qualifier) is the source for                      |  |  |
|        |          |       | rising-edge delayed signal.                                                  |  |  |
|        |          |       | EPWMxA In (from the action-qualifier) is the source for                      |  |  |
|        |          |       | falling-edge delayed signal.                                                 |  |  |
|        |          | 10    | EPWMxA In (from the action-qualifier) is the source for                      |  |  |
|        |          |       | rising-edge delayed signal.                                                  |  |  |
|        |          |       | EPWMxB In (from the action-qualifier) is the source for                      |  |  |
|        |          |       | falling-edge delayed signal.                                                 |  |  |
|        |          | 11    | EPWMxB In (from the action-qualifier) is the source for                      |  |  |
|        |          |       | both rising-edge delay and falling-edge delayed signal.                      |  |  |
| 3 - 2  | POLSEL   | 00    | Active high (AH) mode. Neither EPWMxA nor EPWMxB is inverted.                |  |  |
|        |          | 01    | Active low complementary (ALC) mode. EPWMxA is inverted.                     |  |  |
|        |          | 10    | Active high complementary (AHC). EPWMxB is inverted.                         |  |  |
|        |          | 11    | Active low (AL) mode. Both EPWMxA and EPWMxB are inverted.                   |  |  |
| 1 - 0  | OUT_MODE | 00    | Dead-band generation is by<br>passed for both output signals.                |  |  |
|        |          |       | In this mode, both the EPWMxA and EPWMxB output signals from                 |  |  |
|        |          |       | the action-qualifier are passed directly to the PWM-chopper submodule.       |  |  |
|        |          | 01    | Disable rising-edge delay. The EPWMxA signal from the                        |  |  |
|        |          |       | action-qualifier is passed straight through to the EPWMxA                    |  |  |
|        |          |       | input of the PWM-chopper submodule.                                          |  |  |
|        |          |       | The falling-edge delayed signal is seen on output EPWMxB.                    |  |  |
|        |          |       | The input signal for the delay is determined<br>by $\mbox{DBCTL[IN\_MODE]}.$ |  |  |
|        |          | 10    | The rising-edge delayed signal is seen on output EPWMxA.                     |  |  |
|        |          |       | The input signal for the delay is determined by $\mbox{DBCTL[IN\_MODE]}.$    |  |  |
|        |          |       | Disable falling-edge delay. The EPWMxB signal from the                       |  |  |
|        |          |       | action-qualifier is passed straight through to the EPWMxB                    |  |  |
|        |          |       | input of the PWM-chopper submodule.                                          |  |  |
|        |          | 11    | Dead-band is fully enabled for both rising-edge delay on                     |  |  |
|        |          |       | output EPWMxA and falling-edge delay on output EPWMxB.                       |  |  |
|        |          |       | The input signal for the delay is determined by DBCTL[IN_MODE].              |  |  |

| Dead-Band Value | Dead-Band Delay $\mu s$ |                                   |                   |  |  |
|-----------------|-------------------------|-----------------------------------|-------------------|--|--|
| DBFED,DBRED     | TBCLK=SYSCLKOUT/1       | ${\rm TBCLK}{=}{\rm SYSCLKOUT}/2$ | TBCLK=SYSCLKOUT/4 |  |  |
| 1               | $0.01 \mu$              | $0.02\mu$                         | $0.04\mu$         |  |  |
| 5               | $0.05\mu$               | $0.10\mu$                         | $0.20\mu$         |  |  |
| 10              | $0.10\mu$               | $0.20\mu$                         | $0.40\mu$         |  |  |
| 100             | $1.00\mu$               | $2.00\mu$                         | $4.00\mu$         |  |  |
| 200             | $2.00\mu$               | $4.00\mu$                         | $8.00\mu$         |  |  |
| 300             | $3.00\mu$               | $6.00\mu$                         | $12.00\mu$        |  |  |
| 400             | $4.00\mu$               | $8.00\mu$                         | $16.00\mu$        |  |  |
| 500             | $5.00\mu$               | $10.00\mu$                        | $20.00\mu$        |  |  |
| 600             | $6.00\mu$               | $12.00\mu$                        | $24.00\mu$        |  |  |
| 700             | $7.00\mu$               | $14.00\mu$                        | $28.00\mu$        |  |  |
| 800             | $8.00\mu$               | $16.00\mu$                        | $32.00\mu$        |  |  |
| 900             | $9.00\mu$               | $18.00\mu$                        | $36.00\mu$        |  |  |
| 1000            | $10.00\mu$              | $20.00\mu$                        | $40.00\mu$        |  |  |

Table 5.2. Dead-Band Delay Values in  $\mu$ s as a function of DBFED and DBRED.

EPwm2Regs.DBFED = 500; EPwm2Regs.DBRED = 500;

AQCTLA/B (Action-Qualifier Output A/B Control Register) function can be used to force EPWM high or low when the counter is incrementing or decrementing, more comprehensive information in this regard is available in [115]. For all four switching signals the following codes are used:

// Set actions
EPwm1Regs.AQCTLA.all = 0;
EPwm1Regs.AQCTLA.bit.CAU = AQ\_SET; // Set: force EPWMxX output high.
EPwm1Regs.AQCTLA.bit.CAD = AQ\_CLEAR; //Clear: force EPWMxX output low
EPwm2Regs.AQCTLA.all = 0;
EPwm2Regs.AQCTLA.bit.CAU = AQ\_SET;
EPwm2Regs.AQCTLA.bit.CAD = AQ\_CLEAR ;
EPwm2Regs.AQCTLB.all = 0;

EPwm2Regs.AQCTLB.bit.CBU = AQ\_SET; EPwm2Regs.AQCTLB.bit.CBD = AQ\_CLEAR; EPwm3Regs.AQCTLA.all = 0; EPwm3Regs.AQCTLA.bit.CAU = AQ\_SET; EPwm3Regs.AQCTLA.bit.CAD = AQ\_CLEAR;

It should be keep in mind that for the low frequency switching signals generated by EPWM2 A and B, the Active Low Complementary (ALC) mode is set for the EPWM2. Therefore the EPWM2A is inverted; as a result the AQCTLA and AQCTLB should be identical. The GPIOs on the P8 connector of the DSP board are:

| EPwm2Regs.CMPA.half.CMPA = vs3_ref*(7500); |       |       |  |  |  |
|--------------------------------------------|-------|-------|--|--|--|
| EPwm2Regs.CMPB = vs3_ref*(7500);           |       | //sb2 |  |  |  |
| EPwm3Regs.CMPA.half.CMPA = vs2_ref*(7500); | //sa1 |       |  |  |  |
| EPwm1Regs.CMPA.half.CMPA = vs1_ref*(7500); | //sa2 |       |  |  |  |

## 5.2 Experimental Prototype

In this thesis, the proposed converter is firstly built using the base board 2BB0108T illustrated in Fig. 5.2. Then the converter prototype is built on a Printed Circuit Board (PCB) to reduce the wiring which improves the efficiency of the converter.



Fig. 5.2. 2BB0108T Base board.

### 5.2.1 Converter Using the Base Board

The 2SC0108T dual driver as depicted in Fig. 5.3 is used for the BSM75GB60DLC IGBT modules due to its high efficiency, low cost, and its capability to protect circuit from a short circuit. A printed circuit board illustrated in Fig. 5.4 is built to connect DSP, power supply, and drivers; by using this board less wiring is needed.



Fig. 5.3. 2SC0108T dual driver.



Fig. 5.4. 2SC0108T dual driver.

The IGBT modules for the base board are illustrated in Fig. 5.5. This IGBT is from the EUPEC company which is used as a switch in this experimental setup. Collector-emitter voltage (VCE) can goes up to 600 volts and the collector current



Fig. 5.5. BSM75GB60DLC IGBT modules.

at  $75C^{\circ}$  and  $25C^{\circ}$  can go up to 75A and 100A respectively. To avoid the failure in the system due to rise in temperature of the IGBT switches, the power IGBTs must attach on the heat-sink illustrated in Fig. 5.6. The DC power supply for the proposed DC/AC converter is provided by the power supply illustrated in Fig. 5.7. A DC-link capacitor illustrated in Fig. 5.8 is used in the converter to avoid the switching network from oscillating at an inappropriate moment.

The coupled inductor illustrated in Fig. 5.9 for the proposed converter has 4 terminals, each inductor is  $50\mu H$ , 10*A* RMS, and 20KHz. The core dimension of the coupled inductor is  $2in.H \times 2in.W \times 2in.D$ . Both inductors are placed on the center of the EE core. A resistive-inductive load with  $R = 39.6\Omega$ , L = 5mH is considered for this experimental setup. Switching frequency of 20KHz and DC-link voltage of 15V is used in this setup. The experimental setup and results are illustrated in Fig. 5.10 and 5.11 respectively.



Fig. 5.6. Heat-sink for  $\operatorname{BSM75GB60DLC}$  IGBT modules.



Fig. 5.7. DC Power Supply.



Fig. 5.8. DC-link capacitor.



Fig. 5.9. Coupled inductor.



Fig. 5.10. Experimental setup.



Fig. 5.11. Experimental results of the load voltage (top) and load current (bottom) using the base board and BSM75GB60DLC IGBT modules.

#### 5.2.2 Converter Built on the PCB

In this thesis the converter is built on a printed circuit board (PCB) to reduce the size of the converter and the amount of wiring. The PCB is designed by Altium software. In this prototype all drivers, IGBTs, DC-link capacitors, and coupled inductors are on a same board. The main components of the converter are four power MOS-FETs ( $S_{a1}$ ,  $S_{a2}$ ,  $S_{b1}$  and  $S_{b2}$ - IXTQ460P2), four MOSFET drivers (MIC4420/4429), two power diodes ( $D_1$  and  $D_2$ - BYC20X-600), ten electrolytic capacitors of  $100\mu$ F each, and finally a coupled inductor. In order to protect the DSP board, HCPL-2231/32 optocoupler is used to connect the DSP board to the drivers. The selected power MOSFETs have the drain-source voltage and drain current maximum ratings of 500V and 24A respectively. The selected power diodes have extremely fast switching and low reverse recovery current characteristics. As discussed earlier in Chapter 2 of this thesis, in order to reduce the voltage spikes across the MOSFET, a RCD snubber is added to the converter high-frequency switches. The experimental prototype without and with RCD snubber circuit is illustrated in Fig. 5.12, this photo highlights the main components employed in the proposed single phase DC/AC converter.

Fig. 5.13 illustrates the experimental result of the voltage across switch  $S_{a1}$  for three cases. In Fig. 5.13 (a) no snubber is added across the switch  $S_{a1}$ , as it is shown the spike voltage across the switch is approximately 17.2 V. This spike voltage reduces to 14.5 V in Fig. 5.13 (b) when RCD snubber circuit is added with capacitor 12nFand 16.6 $\Omega$  resistor. In Fig. 5.13 (c) the snubber capacitor value increased to 47nFand the resistor remains at 16.6 $\Omega$ , we can observe that the spike voltage substantially decreased and it is approximately 7.7 V. All results presented were obtained with the converter operating under the following conditions: switching frequency of 10KHz, DC-link voltage of 50 V, and a resistive load of  $100\Omega$ , the load voltage  $v_l$  has 5 levels  $(\pm V_{dc}, 0, \pm V_{dc}/2)$ .

Fig. 5.14 (a) illustrates the experimental result without RCD snubber circuit,Fig. 5.14 (b) illustrates the experimental results with RCD snubber circuit when

the snubber capacitor is 12nF and resistor is  $16.6\Omega$ , and Fig. 5.14 (c) shows the experimental results with RCD snubber circuit when the snubber capacitor is 47nF and resistor is  $16.6\Omega$ .

Fig. 5.15 (a) presents the PWM signal for one leg of proposed fault tolerant converter, presented in Chapter 3, which is obtained in the experimental setup with the Digital Signal Processing (DSP). DSP generates the desired PWM to control each switch. In each leg currents have shifted 180° and the current of each leg has shifted 120°. The set of PWMs generated for the two legs are shown in Fig.5.15 (b).







Fig. 5.12. Experimental prototype (a) without RCD snubber (b) with RCD snubber.



Fig. 5.13. Voltage across switch  $S_{a1}$  (a) no snubber (b) with snubber 12nF and  $16.6\Omega$  (c) with snubber 47nF and  $16.6\Omega$ .



Fig. 5.14. (a) Experimental result (from top to bottom) load voltage, voltage for  $S_{b1}$ , and load current respectively (b) with snubber 12nF and  $16.6\Omega$ . (c) with snubber 47nF and  $16.6\Omega$ .



Fig. 5.15. (a) Experimental result to generate the PWM for one leg (b)Experimental result to generate PWMs for two legs.

# 6. CONCLUSION AND FUTURE WORK

#### 6.1 Conclusions

This thesis focuses on the DC/AC voltage source inverters with ability to synthesize multilevel voltages. The increase in the power that needs to be managed by systems such as motor drives and distributed generation leads to the use of more voltage levels, leading to more complex structures based on a single and multi-cell converter such as multilevel converters. A multilevel converter is an interesting alternative for power conversion, since it allows an efficient power supply suitable for high voltage and high power applications. The proposed multilevel converter in this thesis has an optimized relationship between the number of levels per number of switches (nL/nS). The proposed five-level four-switch converter has nL/nS = 5/4which is by far the best relationship among the converters proposed in the technical literature. The most important characteristics of the proposed configuration are: (i) reduced number of semiconductor devices, while keeping a high number of levels at the output converter side, (ii) only one DC source without any need to balance capacitor voltages, and (iii) high efficiency. Details regarding the operation of the proposed topology and modulation strategy for single and three phase converters are presented, as well as the comparison between the proposed converter and the conventional ones. Existence of a significantly large spike voltage across the switches may damage the switch. Thus, a RCD snubber circuit (using a resistor, a capacitor and a diode) is used in the proposed topology to clamp the voltage across the switch. Experimental results of the converter prototype with and without RCD snubber are presented to validate the simulation results. Considering a micro-grid system, fault tolerance operations of the system is very important in order to achieve a suitable level of reliability in a typical micro-grid system. Due to existence of plenty of power electronic converters in micro-grid systems, fault tolerant in power electronics converters are really important. This thesis presents a fault tolerant converter designed for low power applications, as required in micro-grid systems. Furthermore, this thesis presents a hybrid pulse width modulation for the pre-fault operation as well as fault detection and leg-isolation procedure. Simulation results demonstrate the validity of the proposed method.

### 6.2 Future Work

To pursue this thesis in the future the following challenges should be considered:

- Designing the coupled inductor filter using Finite-Element Analysis (FEA) tools
   [116, 117]. The FEA tools are able to consider all parasitic elements of the
   windings and as a result a more accurate filter can be designed for the proposed
   converter. A more accurate coupled inductor filter will reduce the amount of
   noises at the output voltage and current of the converter.
- 2. In the converter prototype three DC power supplies are used to provide a +5 V for optocouplers and MOSFET drivers. This makes the system bulky and adds some unwanted noises to the system. The future plan is to design the converter in a way to use only one power supply.
- 3. The modulation strategy in this thesis considered only open loop control. Design of the closed loop controller for the proposed multilevel inverter is the future work of this thesis. Closed loop current control of the multilevel inverter compensates for circuit non-idealities and performs the desired current tracking. Design of the closed loop control for the proposed converter is not straight forward and it has several challenges that should be considered such as: fast dynamic response, minimization of the THD introduced by modulation and control strategy, and good performance for wide range of load and DC-link voltages.

LIST OF REFERENCES

#### LIST OF REFERENCES

- [1] R. Teodorescu, M. Liserre, and P. Rodriguez, *Grid Converters for Photovoltaic* and Wind Power Systems. John Wiley & Sons, 2011, vol. 29.
- [2] E. P. I. Association *et al.*, "Global market outlook for photovoltaics until 2014," *http://www.epia.org/fileadmin/EPIA\_docs/public/Global\_Market\_Outlook\_for\_Photovoltaics\_until\_2014.pdf*, 2010, Last Date Accessed: June 2014.
- [3] N. Mohan and T. M. Undeland, *Power Electronics: Converters, Applications, and Design.* John Wiley & Sons, 2007.
- [4] B. Bose, "Energy, environment, and advances in power electronics," in *Proceedings of IEEE International Symposium on Industrial Electronics*, vol. 1, 2000, pp. TU1–T14 vol.1.
- [5] J. Rodriguez and P. Cortes, Predictive Control of Power Converters and Electrical Drives. John Wiley & Sons, 2012, vol. 37.
- [6] J. M. Carrasco, L. G. Franquelo, J. T. Bialasiewicz, E. Galvan, R. P. Guisado, M. A. Prats, J. I. Leon, and N. Moreno-Alfonso, "Power-electronic systems for the grid integration of renewable energy sources: A survey," *IEEE Transactions* on *Industrial Electronics*, vol. 53, no. 4, pp. 1002–1016, 2006.
- [7] K. Ilango, A. Bhargav, A. Trivikram, P. Kavya, G. Mounika, and M. G. Nair, "Power quality improvement using statcom with renewable energy sources," in *IEEE 5th India International Conference on Power Electronics (IICPE)*. IEEE, 2012, pp. 1–6.
- [8] T. Esram and P. Chapman, "Comparison of photovoltaic array maximum power point tracking techniques," *IEEE Transactions on Energy Conversion*, vol. 22, no. 2, pp. 439–449, June 2007.
- [9] T. S. Wu, M. Bellar, A. Tchamdjou, J. Mahdavi, and M. Ehsani, "A review of soft-switched dc-ac converters," in *IEEE Industry Applications Society Annual Meeting*, vol. 2, October 1996, pp. 1133–1144 vol.2.
- [10] M. Malinowski, K. Gopakumar, J. Rodriguez, and M. Perez, "A survey on cascaded multilevel inverters," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 7, pp. 2197–2206, July 2010.
- [11] S. Jain and V. Agarwal, "A single-stage grid connected inverter topology for solar pv systems with maximum power point tracking," *IEEE Transactions on Power Electronics*, vol. 22, no. 5, pp. 1928–1940, September 2007.

- [12] S. Finney, T. Green, and B. Williams, "Review of resonant link topologies for inverters," *IEE Proceedings B, Electric Power Applications*, vol. 140, no. 2, pp. 103–114, March 1993.
- [13] S. Kjaer, J. Pedersen, and F. Blaabjerg, "A review of single-phase gridconnected inverters for photovoltaic modules," *IEEE Transactions on Industry Applications*, vol. 41, no. 5, pp. 1292–1306, September 2005.
- [14] S. Kouro, M. Malinowski, K. Gopakumar, J. Pou, L. Franquelo, B. Wu, J. Rodriguez, M. Perez, and J. Leon, "Recent advances and industrial applications of multilevel converters," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 8, pp. 2553–2580, August 2010.
- [15] D. G. Holmes and T. A. Lipo, Pulse Width Modulation for Power Converters: Principles and Practice. John Wiley & Sons, 2003, vol. 18.
- [16] C. Chapelsky, J. Salmon, and A. Knight, "High-quality single phase power conversion by reconsidering the magnetic components in the output stage building a better half bridge," in *IEEE Industry Applications Society Annual Meeting*, October 2008, pp. 1–8.
- [17] G. Stanley and K. Bradshaw, "Precision dc-to-ac power conversion by optimization of the output current waveform-the half bridge revisited," *IEEE Transactions on Power Electronics*, vol. 14, no. 2, pp. 372–380, March 1999.
- [18] G. Perantzakis, F. Xepapas, and S. Manias, "A novel four-level voltage source inverter mdash; influence of switching strategies on the distribution of power losses," *IEEE Transactions on Power Electronics*, vol. 22, no. 1, pp. 149–159, January 2007.
- [19] A. Nabae, I. Takahashi, and H. Akagi, "A new neutral-point-clamped pwm inverter," *IEEE Transactions on Industry Applications*, vol. IA-17, no. 5, pp. 518-523, September 1981.
- [20] J. Rodriguez, J.-S. Lai, and F. Z. Peng, "Multilevel inverters: A survey of topologies, controls, and applications," *IEEE Transactions on Industrial Electronics*, vol. 49, no. 4, pp. 724–738, August 2002.
- [21] E. Levi, R. Bojoi, F. Profumo, H. Toliyat, and S. Williamson, "Multiphase induction motor drives - a technology status review," *Electric Power Applications*, *IET*, vol. 1, no. 4, pp. 489–516, July 2007.
- [22] J. Rodriguez, S. Bernet, B. Wu, J. Pontt, and S. Kouro, "Multilevel voltagesource-converter topologies for industrial medium-voltage drives," *IEEE Transactions on Industrial Electronics*, vol. 54, no. 6, pp. 2930–2945, December 2007.
- [23] S. Mariethoz and A. Rufer, "New configurations for the three-phase asymmetrical multilevel inverter," in *IEEE Industry Applications Society Annual Meeting*, vol. 2, October 2004, pp. 828 – 835 vol.2.
- [24] P. Lezana, J. Rodriguez, and D. Oyarzun, "Cascaded multilevel inverter with regeneration capability and reduced number of switches," *IEEE Transactions* on *Industrial Electronics*, vol. 55, no. 3, pp. 1059–1066, March 2008.

- [25] R. A. Crowe, "Design, construction, and testing of a reduced-scale cascaded multi-level converter," DTIC Document, Tech. Rep., 2003.
- [26] N. Choi, J. Cho, and G. H. Cho, "A general circuit topology of multilevel inverter," in 22nd Annual IEEE Power Electronics Specialists Conference, June 1991, pp. 96–103.
- [27] L. Tolbert and T. Habetler, "Novel multilevel inverter carrier-based pwm method," *IEEE Transactions on Industry Applications*, vol. 35, no. 5, pp. 1098– 1107, September 1999.
- [28] H. Jabir, S. Mekhilef, M. Nakaoka, and K. Nishida, "Development of a transformer-based multilevel inverter topology for stand-alone photovoltaic system," in 15th European Conference on Power Electronics and Applications (EPE), September 2013, pp. 1–10.
- [29] R. Silva, L. Barreto, D. Oliveira, G. Henn, P. Praca, M. Heldwein, and S. Mussa, "Five-level hybrid converter based on a half-bridge/anpc cell," in *Brazilian Power Electronics Conference (COBEP)*, September 2011, pp. 898–902.
- [30] Z. Li, P. Wang, Y. Li, and F. Gao, "A novel single-phase five-level inverter with coupled inductors," *IEEE Transactions on Power Electronics*, vol. 27, no. 6, pp. 2716–2725, June 2012.
- [31] P.-C. Tan, P. C. Loh, and D. Holmes, "A robust multilevel hybrid compensation system for 25-kv electrified railway applications," *IEEE Transactions on Power Electronics*, vol. 19, no. 4, pp. 1043–1052, July 2004.
- [32] R. Li, N. Froleke, and J. Bocker, "Analysis and design of a novel three-level llcc inverter supplying an airborne piezoelectric brake actuator," in *IEEE Power Electronics Specialists Conference*, June 2007, pp. 2155–2161.
- [33] M. Kadir and Z. Hussien, "Asymmetrical multilevel inverter: Maximum resolution for h-bridge topology," in *International Conference on Power Electronics* and Drives Systems, vol. 2, 2005, pp. 1068–1071.
- [34] E. Babaei, "A cascade multilevel converter topology with reduced number of switches," *IEEE Transactions on Power Electronics*, vol. 23, no. 6, pp. 2657– 2664, November 2008.
- [35] S. Daher, J. Schmid, and F. Antunes, "Multilevel inverter topologies for standalone pv systems," *IEEE Transactions on Industrial Electronics*, vol. 55, no. 7, pp. 2703 –2712, July 2008.
- [36] E. Babaei, M. Haque, and S. Hosseini, "A novel structure for multilevel converters," in *Proceedings of the Eighth International Conference on Electrical Machines and Systems*, vol. 2, September 2005, pp. 1278 –1283 Vol. 2.
- [37] O. Apeldoorn and L. Schulting, "10 kva four level inverter with symmetrical input voltage distribution," in *Fifth European Conference on Power Electronics* and Applications, September 1993, pp. 196–201 vol.3.
- [38] Z. Li, P. Wang, Y. Li, and F. Gao, "A new single-phase five-level inverter with no problem of voltage balancing," in *Energy Conversion Congress and Exposition* (ECCE), 2011 IEEE, September 2011, pp. 2065 –2071.

- [39] T. Tang, J. Han, L. Zhou, P. Yao, and X. Tan, "Novel hybrid cascade asymmetrical converter based on asymmetrical converter," in *IEEE International Industrial Electronics symposium*, June 2007, pp. 1004–1008.
- [40] H. Belkamel, S. Mekhilef, A. Masaoud, and M. Naeim, "Novel three-phase asymmetrical cascaded multilevel voltage source inverter," *Power Electronics*, *IET*, vol. 6, no. 8, pp. 1696–1706, September 2013.
- [41] I. Colak, E. Kabalci, and R. Bayindir, "Review of multilevel voltage source inverter topologies and control schemes," *Energy Conversion and Management*, vol. 52, no. 2, pp. 1114–1128, 2011.
- [42] J. Rodriguez and S. Leeb, "A multilevel inverter topology for inductively coupled power transfer," *IEEE Transactions on Power Electronics*, vol. 21, no. 6, pp. 1607–1617, November 2006.
- [43] S. Pulikanti and V. Agelidis, "Five-level active npc converter topology: Shepwm control and operation principles," in Australasian Universities Power Engineering Conference (AUPEC), December 2007, pp. 1–5.
- [44] E. Ozdemir, S. Ozdemir, and L. Tolbert, "Fundamental-frequency-modulated six-level diode-clamped multilevel inverter for three-phase stand-alone photovoltaic system," *IEEE Transactions on Industrial Electronics*, vol. 56, no. 11, pp. 4407–4415, November 2009.
- [45] R. Rojas, T. Ohnishi, and T. Suzuki, "Neutral-point-clamped inverter with improved voltage waveform and control range," in *Proceedings of Interna*tional Conference on the Industrial Electronics, Control, and Instrumentation (IECON), November 1993, pp. 1240–1245 vol.2.
- [46] R. Rojas, T. Ohnishi, and T. Suzuki, "Neutral-point-clamped inverter with improved voltage waveform and control range," *IEEE Transactions on Industrial Electronics*, vol. 42, no. 6, pp. 587–594, December 1995.
- [47] H. Weng, K. Chen, J. Zhang, R. Datta, X. Huang, L. Garces, R. Wagoner, A. Ritter, and P. Rotondo, "A four-level converter with optimized switching patterns for high-speed electric drives," in *IEEE Power Electronics Specialists Conference (PESC)*, June 2007, pp. 1585–1591.
- [48] R. Vishvakarma, S. Singh, and T. Shukla, "Multilevel inverters and its control strategies: A comprehensive review," in 2nd International Conference on Power, Control and Embedded Systems (ICPCES), December 2012, pp. 1–9.
- [49] R. Hausmann and I. Barbi, "Three-phase multilevel bidirectional dc-ac converter using three-phase coupled inductors," in *IEEE Energy Conversion Congress and Exposition(ECCE)*, September 2009, pp. 2160–2167.
- [50] A. Nami, F. Zare, A. Ghosh, and F. Blaabjerg, "A hybrid cascade converter topology with series-connected symmetrical and asymmetrical diode-clamped h-bridge cells," *IEEE Transactions on Power Electronics*, vol. 26, no. 1, pp. 51 -65, January 2011.
- [51] J. Ebrahimi, E. Babaei, and G. Gharehpetian, "A new multilevel converter topology with reduced number of power electronic components," *IEEE Transactions on Industrial Electronics*, vol. 59, no. 2, pp. 655–667, February 2012.

- [52] G. Grandi, A. Tani, P. Sanjeevikumar, and D. Ostojic, "Multi-phase multilevel ac motor drive based on four three-phase two-level inverters," in *International Symposium on Power Electronics Electrical Drives Automation and Motion (SPEEDAM)*, June 2010, pp. 1768–1775.
- [53] A. Chen, C. Zhang, H. Ma, and Y. Deng, "A novel multilevel inverter topology with no clamping diodes and flying capacitors," in 34th Annual IEEE Conference of on Industrial Electronics (IECON), November 2008, pp. 3184–3187.
- [54] P. Chan, H.-H. Chung, and S. Hui, "A generalized theory of boundary control for a single-phase multilevel inverter using second-order switching surface," *IEEE Transactions on Power Electronics*, vol. 24, no. 10, pp. 2298–2313, October 2009.
- [55] A. A. Boora, A. Nami, F. Zare, A. Ghosh, and F. Blaabjerg, "Voltage-sharing converter to supply single-phase asymmetrical four-level diode-clamped inverter with high power factor loads," *IEEE Transactions on Power Electronics*, vol. 25, no. 10, pp. 2507–2520, 2010.
- [56] E. Villanueva, P. Correa, J. Rodriguez, and M. Pacas, "Control of a single-phase cascaded h-bridge multilevel inverter for grid-connected photovoltaic systems," *IEEE Transactions on Industrial Electronics*, vol. 56, no. 11, pp. 4399–4406, November 2009.
- [57] T. Cunnyngham, "Cascade multilevel inverters for large hybrid-electric vehicle applications with variant dc sources," Master's thesis, University of Tennessee, Knoxville, 2001.
- [58] F. Grundmann and J. Xie, "New topology of multi-level-converter for harmonic reduction," in *IEEE Power Electronics and Motion Control Conference* (*IPEMC*), vol. 3, August 2006, pp. 1–5.
- [59] M. Meinhardt, G. Cramer, B. Burger, and P. Zacharias, "Multi-string-converter with reduced specific costs and enhanced functionality," *Solar Energy*, vol. 69, pp. 217–227, 2001.
- [60] M. L. Medina, "Design and control of single-phase modular multilevel converter," Ph.D. dissertation, Universidad de Oviedo, 2013.
- [61] R. Stala, "Individual mppt of photovoltaic arrays with use of single-phase threelevel diode-clamped inverter," in *IEEE International Symposium on Industrial Electronics (ISIE)*, July 2010, pp. 3456–3462.
- [62] R. Stala, "Application of balancing circuit for dc-link voltages balance in a single-phase diode-clamped inverter with two three-level legs," *IEEE Transactions on, Industrial Electronics*, vol. 58, no. 9, pp. 4185–4195, September 2011.
- [63] C. Rech and J. Pinheiro, "Hybrid multilevel converters: Unified analysis and design considerations," *IEEE Transactions on Industrial Electronics*, vol. 54, no. 2, pp. 1092–1104, April 2007.
- [64] V. Blasko, "Analysis of a hybrid pwm based on modified space-vector and triangle-comparison methods," *IEEE Transactions on Industry Applications*, vol. 33, no. 3, pp. 756–764, May 1997.

- [65] C. Jacobina, A. Lima, E. da Silva, R. N. C. Alves, and P. Seixas, "Digital scalar pulse-width modulation: A simple approach to introduce nonsinusoidal modulating waveforms," *IEEE Transactions on Power Electronics*, vol. 16, no. 3, pp. 351–359, May 2001.
- [66] E. R. da Silva, J. H. Muniz, E. C. dos Santos, R. N. Silva, and L. H. Barreto, "Capacitor balance in a five-level based half-bridge converter by use of a mixed active-cell," in *IEEE Energy Conversion Congress and Exposition (ECCE)*, 2013, pp. 414–419.
- [67] A. Nordvall, "Multilevel inverter topology survey," Master's thesis, Chalmers University of Technology, 2011.
- [68] A. Ruderman, B. Reznikov, and S. Thielemans, "Four-level h-bridge flying capacitor converter voltage balance dynamics analysis," in 35th Annual Conference of IEEE Industrial Electronics (IECON), November 2009, pp. 498–503.
- [69] B. Reznikov and A. Ruderman, "Four-level single-leg flying capacitor converter voltage balance dynamics analysis," in 13th European Conference on Power Electronics and Applications, September 2009, pp. 1–10.
- [70] H. Radermacher, B. Schmidt, and R. De Doncker, "Determination and comparison of losses of single phase multi-level inverters with symmetric supply," in *IEEE Power Electronics Specialists Conference (PESC)*, vol. 6, June 2004, pp. 4428–4433.
- [71] X. Yuan, H. Stemmler, and I. Barbi, "Evaluation of soft switching techniques for the neutral-point-clamped (npc) inverter," in 30th Annual IEEE Power Electronics Specialists Conference, vol. 2, 1999, pp. 659–664 vol.2.
- [72] X. Yuan, G. Orglmeister, and I. Barbi, "Arcpi resonant snubber for the neutralpoint-clamped inverter," *IEEE Transactions on Industry Applications*, vol. 36, no. 2, pp. 586–595, March 2000.
- [73] M. Niakinezhad, M. Baseri, and S. Fazel, "Comparison of 2.3kv neutral point clamped, series connected h-bridge and auxiliary series connected h-bridge fivelevel converters," in *IEEE Power Electronics, Drive Systems and Technologies Conference (PEDSTC)*, February 2011, pp. 50–55.
- [74] A. Toba, T. Shimizu, G. Kimura, M. Shioya, and S. Sano, "Auxiliary resonant commutated pole inverter using two internal voltage-points of dc source," *IEEE Transactions on Industrial Electronics*, vol. 45, no. 2, pp. 200–206, April 1998.
- [75] K. Iida, T. Sakuma, A. Mechi, H. Matsuo, and F. Kurokawa, "The influence of the conducting inductance in the auxiliary resonant commutated pole inverter," in *IEEE Power Electronics Specialists Conference*, vol. 2, June 1997, pp. 1238– 1245 vol.2.
- [76] D. Divan, "Low stress switching for efficiency," Spectrum, IEEE, vol. 33, no. 12, pp. 33–39, December 1996.
- [77] F. Salberta, J. Mayer, and R. Cooley, "An improved control strategy for a 50khz auxiliary resonant commutated pole converter," in *Proceedings of the 32nd Intersociety Energy Conversion Engineering Conference*, vol. 1, July 1997, pp. 332–336 vol.1.

- [78] Y. Xue and M. Manjrekar, "A new class of single-phase multilevel inverters," in 2nd IEEE International Symposium on Power Electronics for Distributed Generation Systems (PEDG), 2010, pp. 565–571.
- [79] S. Chakraborty and M. Simoes, "Experimental evaluation of active filtering in a single-phase high-frequency ac microgrid," *IEEE Transactions on Energy Conversion*, vol. 24, no. 3, pp. 673–682, September 2009.
- [80] S. Chakraborty, M. Weiss, and M. Simoes, "Distributed intelligent energy management system for a single-phase high-frequency ac microgrid," *IEEE Transactions on Industrial Electronics*, vol. 54, no. 1, pp. 97–109, February 2007.
- [81] C. Cecati, F. Genduso, R. Miceli, and G. Galluzzo, "A suitable control technique for fault-tolerant converters in distributed generation," in *IEEE International Symposium on Industrial Electronics (ISIE)*, June 2011, pp. 107–112.
- [82] A. Di Tommaso, S. Favuzza, F. Genduso, R. Miceli, and G. Galluzzo, "Development of diagnostic systems for the fault tolerant operation of micro-grids." in *International Symposium on Power Electronics Electrical Drives Automation* and Motion (SPEEDAM), June 2010, pp. 1645–1650.
- [83] W.-S. Im, J.-J. Moon, J.-M. Kim, D.-C. Lee, and K.-B. Lee, "Fault tolerant control strategy of 3-phase ac-dc pwm converter under multiple open-switch faults conditions," in *IEEE Applied Power Electronics Conference and Exposition (APEC)*, February 2012, pp. 789–795.
- [84] B. Lu and S. Sharma, "A literature review of igbt fault diagnostic and protection methods for power inverters," *IEEE Transactions on Industry Applications*, vol. 45, no. 5, pp. 1770–1777, September 2009.
- [85] J. Salmon, "Current overload protection features of hybrid inverter drives," in Proceedings of International Conference on Power Electronics and Motion Control, Industrial Electronics, Control, Instrumentation, and Automation, November 1992, pp. 470–476 vol.1.
- [86] J. Chatzakis and E. Antonidakis, "A novel n+k fault-tolerant hot-swap dc/ac inverter design," in *IEEE Power Electronics Specialists Conference (PESC)*, June 2008, pp. 3291–3294.
- [87] J. Li, A. Huang, S. Bhattacharya, and G. Tan, "Three-level active neutralpoint-clamped (anpc) converter with fault tolerant ability," in *IEEE Applied Power Electronics Conference and Exposition*, February 2009, pp. 840–845.
- [88] L. Zhou and K. Smedley, "A fault tolerant control system for hexagram inverter motor drive," in *IEEE Applied Power Electronics Conference and Exposition* (APEC), February 2010, pp. 264–270.
- [89] D. Sun and Y. He, "A modified direct torque control for pmsm under inverter fault," in *Proceedings of the Eighth International Conference on Electrical Machines and Systems (ICEMS*, vol. 3, September 2005, pp. 2473 Vol. 3–2473.
- [90] S. Bolognani, M. Zordan, and M. Zigliotto, "Experimental fault-tolerant control of a pmsm drive," *IEEE Transactions on Industrial Electronics*, vol. 47, no. 5, pp. 1134–1141, October 2000.

- [91] B. Welchko, T. Lipo, T. Jahns, and S. Schulz, "Fault tolerant three-phase ac motor drive topologies: A comparison of features, cost, and limitations," *IEEE Transactions on Power Electronics*, vol. 19, no. 4, pp. 1108–1116, July 2004.
- [92] M. Parker, C. Ng, and L. Ran, "Fault-tolerant control for a modular generatorconverter scheme for direct-drive wind turbines," *IEEE Transactions on Industrial Electronics*, vol. 58, no. 1, pp. 305–315, January 2011.
- [93] W. Baocheng, W. Jie, S. Xiaofeng, W. Junjuan, and W. Weiyang, "Phase multilevel inverter fault diagnosis and tolerant control technique," in 5th International IEEE Conference on Power Electronics and Motion Control (IPEMC), vol. 1, August 2006, pp. 1–5.
- [94] O. Wallmark, L. Harnefors, and O. Carlson, "Post-fault operation of faulttolerant inverters for pmsm drives," in *European Conference on Power Elec*tronics and Applications, 2005, pp. 10 pp.–P.11.
- [95] D. Salomonsson, L. Soder, and A. Sannino, "Protection of low-voltage dc microgrids," *IEEE Transactions on Power Delivery*, vol. 24, no. 3, pp. 1045–1053, July 2009.
- [96] B. Reddy and V. Somasekhar, "A space-vector modulation scheme for a fourlevel dual inverter fed open-end winding induction motor drive," in 5th India International Conference on Power Electronics (IICPE), December 2012, pp. 1–6.
- [97] G. Shiny and M. R. Baiju, "A space vector based pwm scheme for a four level inverter using open end winding induction motor," in v, Industrial Electronics Applications (ISIEA), October 2010, pp. 281–286.
- [98] G. Sinha and T. Lipo, "A four-level inverter based drive with a passive front end," *IEEE Transactions on Power Electronics*, vol. 15, no. 2, pp. 285–294, March 2000.
- [99] M. Malinowski and S. Stynski, "Simulation of single-phase cascade multilevel pwm converters," in *The International Conference on Computer as a Tool*, September 2007, pp. 1524–1529.
- [100] J. Salmon, A. Knight, and J. Ewanchuk, "Single phase multi-level pwm inverter topologies using coupled inductors," in *IEEE Power Electronics Specialists Conference (PESC*, June 2008, pp. 802–808.
- [101] L. Huber, B. Irving, and M. Jovanovic, "Closed-loop control methods for interleaved dcm/ccm boundary boost pfc converters," in *IEEE Applied Power Electronics Conference and Exposition (APEC)*, February 2009, pp. 991–997.
- [102] Y. Chen, "Spwm inverter closed-loop pid control system," Advanced Materials Research, vol. 219, pp. 1367–1370, 2011.
- [103] D. P. Frasz, "The closed-loop control of a three-phase inverter using a dspace ds1102 dsp board," Ph.D. dissertation, Monterey, California. Naval Postgraduate School, 1998.

- [104] M. Shadmand, M. Mosa, R. Balog, and H. Rub, "An improved mppt technique for high gain dc-dc converter using model predictive control for photovoltaic applications," in *IEEE Applied Power Electronics Conference and Exposition* (APEC), March 2014, pp. 2993–2999.
- [105] S. Kouro, R. Bernal, H. Miranda, C. Silva, and J. Rodriguez, "High-performance torque and flux control for multilevel inverter fed induction motors," *IEEE Transactions on Power Electronics*, vol. 22, no. 6, pp. 2116–2123, November 2007.
- [106] E. dos Santos and S. Sajadian, "Fault-tolerant dc-ac converter with split-wound coupled inductors," in *Brazilian Power Electronics Conference (COBEP)*, October 2013, pp. 30–35.
- [107] E. dos Santos Junior and S. Sajadian, "Energy conversion unit with optimized waveform generation," in *IEEE Industry Applications Society Annual Meeting*, October 2013, pp. 1–6.
- [108] S. Sajadian and E. dos Santos, "Three-phase dc-ac converter with five-level four-switch characteristic," in *IEEE Power and Energy Conference at Illinois* (*PECI*), February 2014, pp. 1–6.
- [109] P. C. Todd, "Snubber circuits: Theory, design and application," in Unitrode Switching Regulated Power Supply Design Seminar Manual, SEM-900. Unitrode, 1993.
- [110] J.-W. Baek, D.-W. Yoo, and H.-G. Kim, "High-voltage switch using seriesconnected igbts with simple auxiliary circuit," *IEEE Transactions on Industry Applications*, vol. 37, no. 6, pp. 1832–1839, 2001.
- [111] R. Severns and E. Reduce, "Design of snubber for power circuits," *International Rectifier Corporation, Technical Report*, 2006, Last Date Accessed: June 2014.
- [112] Y. Zhang, S. Sobhani, and R. Chokhawala, "Snubber considerations for igbt applications," *International Rectifier Corporations, Technical Report*, 1995, Last Date Accessed: June 2014.
- [113] C. Chapelsky, J. Salmon, and A. M. Knight, "High-quality single-phase power conversion by reconsidering the magnetic components in the output stagebuilding a better half-bridge," *IEEE Transactions on Industry Applications*, vol. 45, no. 6, pp. 2048–2055, November/December 2009.
- [114] J. Salmon, A. Knight, and J. Ewanchuk, "Single-phase multilevel pwm inverter topologies using coupled inductors," *IEEE Transactions on Energy Conversion*, vol. 24, no. 5, pp. 1259–1266, May 2009.
- [115] T. Instruments, "Tms320x2833x, 2823x enhanced pulse width modulator (epwm) module reference guide," Dallas: Texas Instruments, Technical Report, 2011, Last Date Accessed: June 2014.
- [116] M. Shadmand and R. Balog, "Fea tool approach for determination of parasitic capacitance of the windings in high frequency coupled inductors filters," in *IEEE Power and Energy Conference at Illinois (PECI)*, February 2012, pp. 1–5.

[117] M. Shadmand and R. Balog, "Determination of parasitic parameters in a high frequency magnetic to improve the manufacturability, performance, and efficiency of a pv inverter," in 38th IEEE Photovoltaic Specialists Conference (PVSC), June 2012, pp. 001 368–001 372.