# Ternary to binary converter design in CMOS using multiple input floating gate MOSFETS 

Josephine Ratna Sathiaraj<br>Louisiana State University and Agricultural and Mechanical College, josephineratna@yahoo.com

Follow this and additional works at: https://digitalcommons.lsu.edu/gradschool_theses
Part of the Electrical and Computer Engineering Commons

## Recommended Citation

Sathiaraj, Josephine Ratna, "Ternary to binary converter design in CMOS using multiple input floating gate MOSFETS" (2009). LSU
Master's Theses. 3963.
https://digitalcommons.lsu.edu/gradschool_theses/3963

# TERNARY TO BINARY CONVERTER DESIGN IN CMOS USING MULTIPLE INPUT FLOATING GATE MOSFETS 

## A Thesis

Submitted to the Graduate Faculty of the
Louisiana State University and
Agricultural and Mechanical College
in partial fulfillment of the requirements for the degree of Master of Science in Electrical Engineering
in

The Department of Electrical and Computer Engineering

by<br>Josephine Ratna Sathiaraj<br>B.E., Bharathiar University, 2001<br>December 2009

## ACKNOWLEDGMENTS

I thank the Lord for giving me the wisdom and strength to complete this work. I am very thankful for my husband who stood by me and encouraged me to press on throughout these years of my study and for his unconditional love, support and understanding.

I would like to thank my advisor, Dr. A.Srivastava for giving me the opportunity to be a part of this work. His suggestions, discussions and guidance and lectures have given me direction and helped me gain valuable insight and knowledge in the field of VLSI design.

I would like to thank Dr. A. Skavantzos for his time and guidance in the course I took with him that helped me in this research and for being a part of my committee. I am also grateful to Dr. S. Rai for his time and for his willingness to be in my committee.

I would like to thank my parents, in-laws, sisters and friends who prayed for me and encouraged me every step of the way. I would also like to thank my friends in the lab, Rajeev, Siva, Yang and Hema for always being willing to help and for the time they took to guide me in my work.

## TABLE OF CONTENTS

ACKNOWLEDGMENTS ..... ii
ABSTRACT .....
CHAPTER 1. INTRODUCTION AND LITERATURE REVIEW ..... 1
1.1 Introduction ..... 1
1.1.1 Binary Logic ..... 1
1.1.2 Multi-Valued Logic ..... 1
1.1.3 Ternary Logic ..... 1
1.2 Literature Review ..... 3
1.2.1 Radix Conversion Techniques .....  3
1.2.2 Floating Gate MOSFET ..... 5
1.3 Chapter Organization ..... 8
CHAPTER 2. MULTIPLE INPUT FLOATING GATE MOSFET ..... 10
2.1 Introduction ..... 10
2.2 Basic Structure and Operation ..... 10
2.3 Analysis ..... 13
2.4 I-V Characteristics of MIFG Transistors ..... 14
2.5 MIFG CMOS Inverter ..... 19
2.6 Capacitor Network ..... 20
2.7 Design Considerations ..... 31
CHAPTER 3. DESIGN OF TERNARY TO BINARY CONVERTER ..... 32
3.1 Overview ..... 32
3.2 Sign Bit Circuit Design ..... 34
3.3 MSB Circuit Design ..... 38
3.3.1 Circuit Design for Main Inverter Stage \#3 ..... 38
3.3.2 Circuit Design for Stage \#2 ..... 44
3.4 SSB Circuit Design ..... 46
3.4.1 Circuit Design for Main Inverter Stage \#6 ..... 46
3.4.2 Circuit Design for Stage \#5 ..... 50
3.4.3 Circuit Design for Stage \#4 ..... 52
3.5 LSB Circuit Design ..... 52
3.5.1 Circuit Design for Main Inverter Stage \#10 ..... 52
3.5.2 Circuit Design for Stage \#7 ..... 58
3.5.3 Circuit Design for Stage \#8 ..... 60
3.5.4 Circuit Design for Stage \#9 ..... 61
CHAPTER 4. PHYSICAL DESIGN AND SIMULATIONS ..... 68
4.1 Layout of the Ternary to Binary Converter Stages ..... 68
4.2 Padframe Design ..... 83
4.3 Experimental Results ..... 83
4.4 Time Delays ..... 87
CHAPTER 5. CONCLUSIONS AND FUTURE WORK ..... 107
5.1 Conclusion ..... 107
5.2 Future Work ..... 107
BIBLIOGRAPHY ..... 108
APPENDIX A: INPUT CIRCUIT FILES ..... 110
A. 1 To Find the Transfer Characteristics of the CMOS Inverter ..... 110
A. 2 To Find the Output of the Ternary to Binary Converter ..... 110
APPENDIX B: MOSFET MODEL PARAMETERS ..... 111
B. 1 NMOS Model Parameters for $0.5 \mu$ Technology ..... 111
B. 2 PMOS Model Parameters for $0.5 \mu$ Technology ..... 111
APPENDIX C: SIMULATION OF FLOATING GATE DEVICES ..... 113
VITA ..... 116

## LIST OF TABLES

3.1 Ternary to binary bits ..... 33
3.2 Floating gate voltage for the sign bit ..... 39
3.3 Floating gate voltage for the final Stage \# 3 of the MSB ..... 45
3.4 Floating gate voltage for the Stage \#2 of the MSB ..... 47
3.5 Floating gate voltage for the final Stage \# 6 of the SSB ..... 51
3.6 Floating gate voltage for the Stage \#5 of the SSB ..... 53
3.7 Floating gate voltage for the final Stage \# 10 of the LSB ..... 59
3.8 Floating gate voltage for the Stage \#7 of the LSB ..... 62
3.9 Floating gate voltage for the Stage \#8 of the LSB ..... 63
3.10 Floating gate voltage for the Stage \#9 of the LSB ..... 65
4.1 Pad pin numbers for inputs, outputs and the power supply ..... 84
4.2 Propagation delay for simulated and measured outputs ..... 106

## LIST OF FIGURES

1.1 Logic levels in balanced ternary logic ..... 4
1.2 Unknown system identification ..... 7
1.3 Simple floating gate current mirror circuit ..... 7
1.4 ESD circuit ..... 9
2.1 Basic structure of MIFG MOSFET ..... 11
2.2 Relationship between terminal voltages and coupling capacitors ..... 12
2.3 Multiple input floating gate NMOS transistor ..... 15
2.4 Multiple input floating gate PMOS transistor ..... 16
2.5 Circuit diagram of a floating gate NMOS transistor to obtain the I-V characteristics ..... 17
2.6 Circuit diagram of a floating gate PMOS transistor to obtain the I-V characteristics ..... 18
2.7 I-V Characteristics of a FGNMOS transistor ..... 21
2.8 I-V Characteristics of FGPMOS transistor ..... 22
2.9 Transfer characteristics of a FGNMOS transistor ..... 23
2.10 Transfer characteristics of a FGPMOS transistor ..... 24
2.11 MIFG CMOS inverter ..... 25
2.12 Transfer characteristics of a floating gate CMOS inverter ..... 26
2.13 Capacitor network formed for a MIFG CMOS inverter. ..... 28
2.14 Layout of a $250 \mu \mathrm{~F}$ capacitor ..... 29
2.15 A capacitor with its associated parasitics ..... 30
3.1 Floating gate potential diagram for the Sign bit ..... 35
3.2 Circuit for sign bit ..... 40
3.3 Floating gate potential diagram for the MSB ..... 41
3.4 Circuit for MSB ..... 42
3.5 Floating gate potential diagram for the SSB ..... 48
3.6 Circuit for SSB ..... 54
3.7 Floating gate potential diagram for the LSB ..... 56
3.8 Circuit for LSB ..... 66
3.9 Full circuit of the ternary to binary converter ..... 67
4.1 Layout of sign bit circuit ..... 69
4.2 Layout of the MSB circuit ..... 70
4.3 Layout of the SSB circuit ..... 71
4.4 Layout of the LSB circuit ..... 72
4.5 Layout of the ternary to binary converter circuit ..... 73
4.6 Output simulation results for ternary input $(-1,-1)_{3}$ ..... 74
4.7 Output simulation results for ternary input $(-1,0)_{3}$ ..... 75
4.8 Output simulation results for ternary input $(-1,1)_{3}$ ..... 76
4.9 Output simulation results for ternary input $(0,-1)_{3}$ ..... 77
4.10 Output simulation results for ternary input $(0,0)_{3}$ ..... 78
4.11 Output simulation results for ternary input $(0,1)_{3}$ ..... 79
4.12 Output simulation results for ternary input $(1,-1)_{3}$ ..... 80
4.13 Output simulation results for ternary input $(1,0)_{3}$ ..... 81
4.14 Output simulation results for ternary input $(1,1)_{3}$ ..... 82
4.15 Layout of the ternary to binary converter circuit in a padframe ..... 85
4.16 Microphotograph of the chip in the padframe ..... 86
4.17 SB output for the input $(-1,-1)_{3}$ ..... 88
4.18 MSB output for the input $(-1,-1)_{3}$ ..... 88
4.19 SSB output for the input $(-1,-1)_{3}$ ..... 89
4.20 LSB output for the input $(-1,-1)_{3}$ ..... 89
4.21 SB output for the input $(-1,0)_{3}$ ..... 90
4.22 MSB output for the input $(-1,0)_{3}$ ..... 90
4.23 SSB output for the input $(-1,0)_{3}$ ..... 91
4.24 LSB output for the input $(-1,0)_{3}$ ..... 91
4.25 SB output for the input $(-1,1)_{3}$ ..... 92
4.26 MSB output for the input $(-1,1)_{3}$ ..... 92
4.27 SSB output for the input $(-1,1)_{3}$ ..... 93
4.28 LSB output for the input $(-1,1)_{3}$ ..... 93
4.29 SB output for the input $(0,-1)_{3}$ ..... 94
4.30 MSB output for the input $(0,-1)_{3}$ ..... 94
4.31 SSB output for the input $(0,-1)_{3}$ ..... 95
4.32 LSB output for the input $(0,-1)_{3}$ ..... 95
4.33 SB output for the input $(0,0)_{3}$ ..... 96
4.34 MSB output for the input $(0,0)_{3}$ ..... 96
4.35 SSB output for the input $(0,0)_{3}$ ..... 97
4.36 LSB output for the input $(0,0)_{3}$ ..... 97
4.37 SB output for the input $(0,1)_{3}$ ..... 98
4.38 MSB output for the input $(0,1)_{3}$ ..... 98
4.39 SSB output for the input $(0,1)_{3}$ ..... 99
4.40 LSB output for the input $(0,1)_{3}$ ..... 99
4.41 SB output for the input $(1,-1)_{3}$ ..... 100
4.42 MSB output for the input $(1,-1)_{3}$ ..... 100
4.43 SSB output for the input $(1,-1)_{3}$ ..... 101
4.44 LSB output for the input $(1,-1)_{3}$ ..... 101
4.45 SB output for the input $(1,0)_{3}$ ..... 102
4.46 MSB output for the input $(1,0)_{3}$ ..... 102
4.47 SSB output for the input $(1,0)_{3}$ ..... 103
4.48 LSB output for the input $(1,0)_{3}$ ..... 103
4.49 SB output for the input $(1,1)_{3}$ ..... 104
4.50 MSB output for the input $(1,1)_{3}$ ..... 104
4.51 SSB output for the input $(1,1)_{3}$ ..... 105
4.52 LSB output for the input $(1,1)_{3}$ ..... 105
C. 1 Equivalent circuit of MIFG inverter for electrical simulations ..... 114
C. 2 Adding of resistor to the equivalent circuit for simulation ..... 115


#### Abstract

In this work, a ternary to binary converter circuit is designed in $0.5 \mu \mathrm{~m}$ n-well CMOS technology. The circuit takes two inputs corresponding to the ternary bits and gives four outputs, which are the binary equivalent bits of the ternary inputs. The ternary inputs range from $(-1,-1)_{3}$ to $(1,1)_{3}$ which are decimal -4 to 4 and the four binary output bits are the sign bit (SB), most significant bit (MSB), second significant bit (SSB) and the least significant bit (LSB). The ternary inputs $(-1,0$ and 1$)$ are represented in terms of voltages of $-3 \mathrm{~V}, 0 \mathrm{~V}$ and 3 V .

Multiple input floating gate (MIFG) MOSFETS are used in the design of ternary to binary converter. The four circuits to generate the SB, MSB, SSB and LSB outputs are designed separately and then connected together to perform the entire conversion. The MIFG MOSFET takes multiple input signals, which are the ternary inputs in this case and calculates the weighted sum of the inputs. This weighted sum of the inputs is called floating gate voltage and is given as input to the CMOS inverter. The CMOS inverter gives a high or low binary output depending on if the floating gate voltage is higher or lower than the threshold voltage of the CMOS inverter.

The circuits are simulated using MOSIS BSIM level 7 model parameters. LEDIT version 13 is used for the layout and a total of 22 transistors are used in the design of the converter circuit. The floating gate of the transistor is simulated by not giving the input directly to the gate of the transistor. Instead inputs are fed to one end of the capacitors and the other end of the capacitors are tied together and given as an input to the inverter. The converter chip occupies an area of $1140 \times 2090 \mu \mathrm{~m}^{2}$.


## CHAPTER 1. INTRODUCTION AND LITERATURE REVIEW

### 1.1 Introduction

### 1.1.1 Binary Logic

Binary logic has been used widely because of the availability of efficient devices and circuits that work on two state logic. Binary systems have some disadvantages too. The design of these systems requires the use of increased silicon area due to increase in functionality and increase in the density of interconnect wires. There have also been packaging difficulties with binary systems [1]. In any VLSI circuit, around 70 percent of the total area is used for interconnections, 20 percent for insulation and 10 percent for device [2]. This has led to the use of multi-valued circuits or devices that help overcome the disadvantages of the binary systems. Multi-valued circuits or devices are designed to handle more than two logic levels

### 1.1.2 Multi-Valued Logic

The multi-valued circuits can transmit more information than a binary circuit and hence reduce the number of interconnections inside the chip. This also reduces the complexity of the circuits to a great extent. As discussed above, the number of on and off chip interconnections can also be reduced and hence increasing the transmission speed of information [3]. These advantages have led to the use of multi-valued system over binary systems for certain applications. The commonly used multi-valued radix in use are the ternary radix (radix-3) and the quaternary radix (radix-4).

### 1.1.3 Ternary Logic

In any numerical system, the number of digits to represent a quantity is inversely proportional to the size of the radix. The number necessary to express a range N is given by $\mathrm{N}=$ $R^{d}$ where $R$ is the radix and $d$ is the necessary number of digits. The cost and complexity of the system is proportional to the digit.

If the cost and complexity of the system is represented as C and the digit capacity is R xd [1], then

$$
\begin{equation*}
C=k(R \times d)=k\left[R \frac{\log N}{\log R}\right] \tag{1.1}
\end{equation*}
$$

In Eq.(1.1), k is a constant. Differentiating Eq.(1.1) with respect to R will show that for minimum cost $\mathrm{C}, \mathrm{R}$ should be equal to e , which is equal to 2.718 . Since R must be an integer, rounding the value of R to $\mathrm{R}=3$ (ternary) would be more economical than binary or any other radix system. Two logic systems are available in ternary logic, balanced ternary logic, which uses logic levels ( $-1,0$ and 1 ) and simple ternary logic that uses positive logic levels ( 0,1 and 2 ). Ternary circuits have few advantages over quaternary [3] as 3 is the next higher radix after binary and lower radix than quaternary. The ternary functions and circuits have simpler form and construction than quaternary and also overcome the disadvantages of binary systems. Ternary circuits are also more economical than quaternary circuits and the same hardware can be used for functions like addition and subtraction if balanced ternary logic is used.

The balanced ternary logic level systems have additional mathematical advantages for numerical representation and in arithmetic operations over the simple ternary logic system $[1,4]$. It can represent both positive and negative numbers without using a unary minus. The negative of a number is obtained by interchanging +1 and -1 . Addition and multiplication are almost as simple as for the binary. Both addition and subtraction may be performed in balanced ternary system by sign changes of the addend or subtractend, respectively as required and also using the same hardware. Division is also very simple to perform. The operation of rounding to the nearest integer is by deleting everything to the right of the radix point as in truncation. The number of gates used in balanced ternary is much less in comparison to binary and unsigned ternary systems, the disadvantage though being increased logic delay. In standard CMOS process with
supply voltage of 3 V , the logic level $-1,0$ and 1 is defined as $-3 \mathrm{~V}, 0 \mathrm{~V}$ and 3 V , respectively. Fig. 1.1 shows ternary logic with a 3 V supply voltage [5].

In a mixed radix systems using both multi-valued and binary logic, encoding and decoding circuits need to be designed that can perform the required conversion between multivalued logic and binary logic.

### 1.2 Literature Review

### 1.2.1 Radix Conversion Techniques

A number of radix conversion techniques have been proposed previously that can be used to convert binary to higher order radixes. A few such techniques are discussed below.

Olson et al., [6] reported the design of a radix conversion circuit using Radix Converting Read Only Memory (RCROM). In this work, the value to be converted from one radix form to another acts as an address to the memory. The address is decoded to give row and column signals. The row signal turns on a column line and the column signal turns on a transmission gate that gives the output. Few other decoding techniques were implemented by Wu [3] in which ternary to binary conversion was done by changing the width to length ratio of CMOS transistors and multi-threshold CMOS transistors. Ueno et al., [6] designed a switched capacitor array technique to convert binary to multi-valued and vice versa. In this technique, for ternary to binary conversion, the ternary inputs are converted into a threshold voltage, $\mathrm{V}_{\text {th }}$ using Eq.(1.2), where n is the radix and $\mathrm{V}_{\text {ref }}$ is the reference voltage:

$$
\begin{equation*}
V_{t h}(k)=\left\{1-\frac{2 k-1}{2(n-1)}\right\} V_{r e f},(\mathrm{k}=1,2,3 \ldots, \mathrm{n}-1) . \tag{1.2}
\end{equation*}
$$

These threshold voltages are compared with multi-valued input voltages using a comparator. The output of the comparator is then fed as inputs to the decoding circuit that gives the binary output.

Figure 1.1: Logic levels in balanced ternary logic.

### 1.2.2 Floating Gate MOSFET

Floating gate MOSFETS also known as neuron MOS transistors simulate the function of biological neurons as described by Shibata and Ohmi [8]. The floating gate MOSFET is a MOS transistor with multiple inputs. The floating gate MOSFET accepts multiple input signals, calculates the weighted sum of all the inputs and then controls the on and off action of the transistor [8]. Since the neuron MOS transistor accepts multiple inputs, it helps reduce the number of interconnections on the chip. Due to the unique operation of these devices they have been used for a number of applications including realization of Boolean logic circuits and to build high performance memories in digital CMOS processes. Floating gate MOSFET'S have been developed in various ways. Initially floating gate MOSFET'S were developed using two levels of polysilicon. Minch and Hasler [9] have presented a design with only one layer of polysilicon. Mondragon-Torres et al., [10] have proposed floating gate transistors where the floating gate in MOS device is on top of the n-well. The n-well provides noise isolation for the transistor from the substrate and can be used as an additional input for the threshold voltage control or for signal modulation. Kucic et al., [11] have discussed methods by which the charge on the floating gate can be modified by exposure to UV rays. The floating gate charge can also be modified by tunneling through thin oxides or by the acceleration of electrons due to high electric field at the drain.

Floating gate MOSFETS have been used recently for various applications in different fields. One of the applications as described by Zhai and Abshire [12] show the design and analysis of a adaptive first order low pass filter using floating gate MOSFETS. The adaptive filter is used for system identification purposes for which control laws are defined which help in adjusting the parameters of the adaptive system to match the unknown system and thus enabling the identification of the unknown system as shown in Fig.1.2 [12]. The floating gate MOSFET
transistor is made to work in subthreshold range. The transistor along with the filter architecture is used to realize accurate and stable learning rules for the system parameters like output gain and cut-off frequency of a low pass filter.

A low voltage 8-bit analog-to-digital converter has also been designed using floating gate MOSFETS [13]. The floating gate MOSFETS are used in the differential stage of the converter. The 8 bits are given as inputs to the floating gate of one of the transistors. The values of the capacitors are designed in a way that given the 8 -bit input, the digital-to-analog converter give the appropriate analog output. This method is shown to have simple architecture along with good accuracy and low power consumption [13].

A low voltage current mirror circuit has been presented in floating gate MOSFETS as shown in Fig.1.3 [14]. Applying and changing a dc bias voltage $\left(\mathrm{V}_{\mathrm{b}}\right)$ at the gate of the transistor can adjust the threshold voltage at the gate of the transistor. When $\mathrm{V}_{\mathrm{b}}$ is made proportional to Iin, $\mathrm{V}_{\mathrm{T}}$ can be made proportional to Iin, which is achieved by feeding back Iin. A floating gate current mirror helps increase the operating range of the current mirror.

Another application of floating gate MOSFET in the area of sensors as described by Neng et al., [15] shows the application in sensor applications as CMOS image sensors. There is a need to design image sensors with increased image resolution. This can be done by reducing the pixel size, which in turn is done by reducing the number of pixel transistors to a single pixel. A floating gate MOSFET is used as the pixel transistor. It is used in the place of a photodiode. For reading the signal, the floating gate transistor is operated as a source follower and the same transistor can perform the reset operation by evacuating the charges by the bias control [15]. Thus, the use of a floating gate MOSFET reduces the use of three or more transistors to a single transistor performing all the operations. An increase in conversion speed is also obtained using this design [15].

Figure 1.2: Unknown system identification [12].

Figure 1.3: Simple floating gate current mirror circuit [14].

Floating gate MOSFETS have also found application in designing electrostatic discharge protection circuits [16]. Protection against electrostatic discharge is a major challenges faced in VLSI design due to shrinking device dimensions. In a recent work of Chou et al., [16], gate protection devices have been replaced by the floating gate MOSFETS as shown in Fig.1.4.

Floating gate MOSFETS have also found wide application in memory design. The design of a two transistor DRAM using floating gates has been shown by Lu et al., [17] and Lu et al., [18]. A conventional DRAM is designed with stack or deep trench capacitor for data storage. This leads to complexity in processing as memories are continuously scaled down. In [17], a two transistor (2T) floating body cell (FBC) is proposed for embedded-DRAM applications. In this design, the charged/discharged body of one transistor (1T) drives the gate of the other. This 2TFBC structure actually results in a floating-body/gate cell (FBGC) and is shown to reduce the power dissipation and helps in longer data retention and higher memory density. A simplified design of the two transistor design is presented in [18], where the first transistor is converted into a gated diode that enables direct connection of the body of the first transistor to the gate of the second transistor resulting in the cell size reduction.

### 1.3 Chapter Organization

The basic structure and operation of floating gate devices is discussed in Chapter 2. The design of the ternary to binary converter circuit with simulation results obtained from SPICE is presented in Chapter 3. Chapter 4 includes the experimental results and measurements obtained from the fabricated chip. Chapter 5 concludes the present work. The circuit input files used to find the transfer characteristic of floating gate MOSFETS and simulate the ternary to binary converter circuit are listed in Appendix A. The MOS model parameters of the fabricated chip are presented in Appendix B. Technique to simulate floating gate devices in SPICE is shown in Appendix C.

Figure 1.4: ESD circuit (a) Conventional ESD circuit (b) Floating gate ESD circuit [16].

## CHAPTER 2. MULTIPLE INPUT FLOATING GATE MOSFET

### 2.1 Introduction

The multiple input floating gate (MIFG) MOS transistor in addition to performing the switching function of a transistor also helps in significantly reducing the number of interconnections, the layout area and power dissipation, when used in a circuit. The basic device is a MOS transistor with a floating gate. The gate is called floating because it is not directly connected to the input signals but is connected through capacitive coupling. The potential on the floating gate is determined and hence controlled by the signal applied at the input and the values of the coupling capacitors. The MIFG MOSFET can calculate the weighted sum of all the input signals at the gate. It also controls the "off" and "on" state of the transistor based on the result of the weighted sum calculation [19]. The floating gate MOSFETS are implemented in standard analog CMOS process.

### 2.2 Basic Structure and Operation

The basic structure of the Multiple Input Floating Gate (MIFG) MOSFET [8, 19] is shown in the Fig. 2.1 [5, 20]. It consists of n-channel MOS transistor having a gate electrode, which is electrically floating. The floating gate in the MOSFET extends over the channel and the field oxide. Array of control signals, which are inputs to the transistor, are formed over the floating gate using the second polysilicon layer.

The n-input gates are not directly connected to the gate but are coupled through through capacitors. The capacitive coupling between the multiple input gates and the floating gate and the channel is shown in Fig. 2.2. The capacitors $\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3, \ldots \ldots . ., \mathrm{Cn}$ are the coupling capacitors between the floating gate and the inputs and C 0 is the coupling capacitor between floating gate and substrate.

Figure 2.1: Basic structure of MIFG MOSFET.

Figure 2.2: Relationship between terminal voltages and coupling capacitors.

### 2.3 Analysis

A simple analysis is presented to present a relationship to determine the weighted sum of the inputs at the floating gate, also known as the floating gate voltage and to determine the conditions that need to be satisfied to turn-on and turn-off the NMOS and PMOS transistors.

If Q1, Q2, Q3, ......, Qn are the charges stored in corresponding capacitors $\mathrm{C} 1, \mathrm{C} 2$, $\mathrm{C} 3, \ldots \ldots, \mathrm{Cn}$, respectively. At any given time, t , the net charge on the floating gate $\mathrm{QF}(\mathrm{t})$ is given by [19],
$Q F(t)=Q o+\sum_{i=1}^{n}(-Q i(t))=\sum_{i=0}^{n} C i(\Phi F(t)-V i(t))$
or
$Q F(t)=\Phi F(t) \sum_{i=0}^{n} C i-\sum_{i=0}^{n} C i V i(t)$,
where n is the number of inputs, Q 0 is the initial charge present on the floating gate, $\mathrm{Qi}(\mathrm{t})$ is the charge present in the capacitor Ci at time, t and $\Phi \mathrm{F}(\mathrm{t})$ is the potential at the input of the floating gate. The law of conservation of charge states that the net charge of an isolated system remains constant [19]. Setting $\mathrm{V} 0=0 \mathrm{~V}$ and applying conservation of charge at the floating gate [19],

$$
\begin{equation*}
\Phi F(0) \sum_{i=0}^{n} C i-\sum_{i=1}^{n} C i V i(0)=\Phi F(t) \sum_{i=0}^{n} C i-\sum_{i=1}^{n} C i V i(t) \tag{2.3}
\end{equation*}
$$

$$
\begin{equation*}
\Phi F(t)=\Phi F(0)+\frac{\sum_{i=1}^{n} C i-\sum_{i=1}^{n} C i V i(0)}{\sum_{i=0}^{n} C i} \tag{2.4}
\end{equation*}
$$

Assuming initial charge on the floating gate to be zero, at equilibrium Eq. (2.4) reduces to,
$\Phi F(t)=\frac{\sum_{i=1}^{n} C i V i(t)}{\sum_{i=0}^{n} C i}=\frac{\sum_{i=1}^{n} \operatorname{CiVi}(t)}{C T O T}$

In Eq. 2.5, CTOT is the sum total of all the capacitances connected at the input of the floating gate. CTOT can also be defined through a floating gate gain parameter, $\gamma$ which is described by Eq. 2.6 as follows:
$\gamma=\frac{C 1+C 2+\ldots+C n}{C T O T}$
If the coupling capacitor, C 1 is the largest, the gate that it is connected to is called the principle gate [19] and its value can be approximated to,
$C_{1}=\frac{\gamma C T O T}{2}$
The transistor is switched ON or OFF depending on whether $\Phi \mathcal{F}(\mathrm{t})$ is greater than or less than threshold voltage of the transistor. The voltage on the floating gate of the transistor is given by the Eq. (2.6). If VS is the voltage on the source of PMOS transistor, it is ON if,
$\Phi F-V S<|\mathrm{VTHP}|$
and the transistor is OFF if,
$\Phi F-V S>|\mathrm{VTHP}|$
If VS is the voltage on the source of NMOS transistor, then [11], it is ON if
$\Phi F-V S>V T H N$
and the transistor is OFF if
$\Phi F-V S<V T H N$
where VTHN and |VTHP| threshold voltage of NMOS and PMOS transistors.

### 2.4 I-V Characteristics of MIFG Transistors

The symbol of NMOS and PMOS floating gate transistors are shown in Figs. 2.3 and 2.4, respectively [5, 20]. The circuits used to obtain the I-V characteristics of floating gate NMOS (FGNMOS) and PMOS transistors (FGPMOS) are shown in Figs. 2.5 and 2.6, respectively [5].

Figure 2.3: Multiple input floating gate NMOS transistor.

Figure 2.4: Multiple input floating gate PMOS transistor.

Figure 2.5: Circuit diagram of a floating gate NMOS transistor to obtain the I-V characteristics.

Figure 2.6: Circuit diagram of a floating gate PMOS transistor to obtain the I-V characteristics.

In this work, the value of the capacitors used at the floating gate is equal or greater than 250fF. The transistor dimensions chosen are (W/ $\mathrm{L}=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ ). For dc analysis in SPICE, the capacitor becomes an open circuit and no dc input is applied to the gate of the transistor. We thus perform transient analysis instead of dc analysis to obtain the characteristics. A ramp voltage is applied instead of the dc voltage at the floating gate and the circuit is simulated for various values of VGS. The I-V characteristic is then plotted between ID and VDS for various values of VGS as shown in Figs. 2.7 and 2.8 [20]. In Figs. 2.7 and 2.8, VDS is varied from 0 to 3 V in steps of 1 V and ID is plotted for different values of VGS ranging from 0 to 3 V [20].

The transfer characteristics of the NMOS and PMOS transistors have also been plotted as shown in Figs. 2.9 and 2.10, respectively [20]. The input circuit files to obtain these characteristics are included in the Appendix A. BSIM3 MOS transistor model parameters are used which are given in Appendix B.

### 2.5 MIFG CMOS Inverter

A multiple input floating gate CMOS inverter is used in the ternary to binary converter circuit designed in this work. The multiple-input floating gate MOS inverter is shown in Fig. $2.11[5,20]$. In Fig. 2.11, V1, V2, V3,......, Vn are the input voltages and C1, C2, C3,....., Cn are corresponding coupling capacitors. Equation (2.5) is used in finding the voltage on the floating gate of the inverter. A weighted sum of all inputs is performed at the gate and is converted into a multiple-valued voltage VM or $\Phi \mathrm{F}$ at the floating gate. Switching of the floating gate CMOS inverter depends on whether $\Phi \mathcal{F}$ obtained from the weighted sum is greater than or less than the threshold voltage or switching voltage, ФT of the CMOS inverter [11,19]. The switching voltage, $Ф \mathrm{~T}$ is defined as the average of $\Phi$ go, the input voltage to obtain logic 1 (3V) at the output and $\Phi s 1$, which is the input voltage to obtain logic $0(0 \mathrm{~V})$ at the output. Hence we can define switching voltage as,
$\Phi T=\frac{\Phi g o+\Phi s 1}{2}$
It can be seen that the output (VOUT) of floating gate CMOS inverter is given by,
VOUT $=\operatorname{HIGH}(3 \mathrm{~V})$ if $\Phi F<\Phi T$ and VOUT $=$ LOW $(0 \mathrm{~V})$ if $\Phi F>\Phi T$.
The values of $\Phi \mathrm{go}$ and $\Phi \mathrm{s} 1$ are obtained from voltage transfer characteristic of a CMOS inverter. The values of $\Phi$ go and $\Phi \mathrm{s} 1$ for transistors with sizing $(\mathrm{W} / \mathrm{L})_{\mathrm{n}}=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and $(\mathrm{W} / \mathrm{L})_{\mathrm{p}}=$ $20.28 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ are shown in the Fig. 2.12. $\Phi$ go and $\Phi$ s1 are the input voltages at which the output VOUT is (VDD-0.1) V and 0.1 V , respectively. From Figure 2.12 , we can see that $\Phi$ go $=$ 1.07 V and $\Phi \mathrm{s} 1=1.59 \mathrm{~V}$. The calculated threshold voltage $\Phi \mathrm{T}$ is 1.33 V . Now depending on if $\Phi F$ is greater or smaller than $Ф Т$ the transistor will switch on or off and will give a high or low output.

### 2.6 Capacitor Network

The capacitor network formed for an n-input floating gate inverter is shown in Fig. 2.13 [5,20]. The gate oxide capacitance COXP of PMOS transistor is between the floating gate and N-well, which is connected to VDD and the gate oxide capacitance COXN is between the floating gate and substrate, which is connected to VSS. The capacitance CP is the parasitic capacitance formed between the field oxide and substrate, which is connected to VSS. From Fig 2.13, the voltage on the floating gate $\Phi F$ is given by,

$$
\begin{equation*}
\Phi_{F}=\frac{V 1 \times C 1+V 2 \times C 2+V 3 \times C 3+\ldots+V n \times C n+V D D \times C O X P+V S S \times(C P+C O X N)}{C 1+C 2+C 3+\ldots+C n+C O X P+C O X N+C P} \tag{2.13}
\end{equation*}
$$

Setting VSS $=0 \mathrm{~V}$, the voltage on the floating gate is given by,
$\Phi_{F}=\frac{V 1 \times C 1+V 2 \times C 2+V 3 \times C 3+\ldots+V n \times C n+V D D \times C O X P}{C 1+C 2+C 3+\ldots+C n+C O X P+C O X N+C P}$

Figure 2.7: I-V Characteristics of a FGNMOS transistor. Note: ( $W / L=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ ).

Figure 2.8: I-V Characteristics of a FGPMOS transistor. Note: $(W / L=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m})$.

Figure 2.9:Transfer characteristics of a FGNMOS transistor. Note: $(W / L=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m})$

Figure 2.10:Transfer characteristics of a FGPMOS transistor. Note: $(W / L=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m})$

Figure 2.11: MIFG CMOS inverter.

Figure 2.12: Transfer characteristics of a floating gate CMOS inverter. Note: $(W / L)_{p}=20.28 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and $(W / L)_{n}=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$.

There are different technologies available for the implementation of capacitors. We will now look into the implementation of capacitors for the floating gate MOSFETS. A top view of parallel plate capacitor is shown in Fig. 2.14. The value of capacitance excluding the parasitic capacitances is given by,
where A is the total area of top plate of the capacitor and $C^{\prime}$ is capacitance per unit area of the capacitor. The oxide between the parallel plates of the capacitor in standard CMOS process is usually thicker than the gate oxide in the MOS transistor. There are several ways in which capacitors can be implemented. A popular technology used is the double-polysilicon CMOS technology in which two poly levels are available. The top plate and the bottom plate of the capacitor are made of polysilicon. In a single polysilicon technology, the top plate of the capacitor is made of metal. A high quality thin oxide is formed as an insulator before the top plate is formed.

There are two parasitic capacitances associated with the main capacitor as shown in Fig. 2.15 [5, 20]. The main parasitic capacitance CP1 is between the bottom plate and the substrate. It contributes most to the parasitic capacitance. The capacitance due to wiring of the bottom plate augments this capacitance. The metal wiring used to contact the top plate results in second small parasitic capacitance, CP2. Another parasitic is the resistance, RP of the polysilicon plate. This parasitic is ignored except at high frequencies. The capacitors in Fig. 2.15 are susceptible to interference. Any noise signal on substrate can be coupled to the capacitor through the parasitic capacitances. Also, any voltage variation on the bottom plate of the capacitor can be coupled to the substrate and through that to other components on the chip. Hence if the capacitor is too large, then it should be shielded from the substrate by an n-well under it, which is connected to a dc potential (VDD).

Figure 2.13: Capacitor network formed for a MIFG CMOS inverter.


Figure 2.14: Layout of a $250 \mu \mathrm{~F}$ capacitor.

Figure 2.15: A capacitor with its associated parasitics.

### 2.7 Design Considerations

Floating gate CMOS inverters can give degraded outputs for some set of inputs. The output from the inverter therefore needs to be buffered to generate full logic voltage swing. Simulation of floating gate devices with standard CMOS models provided by the manufacturer requires new simulation techniques. The major problem of simulating floating-gate devices is the inability of the simulator to converge floating nodes. To avoid the problem of floating nodes at the gate of a transistor, different techniques include use of additional networks like resistors and voltage controlled voltage sources (VCVS) for establishing initial floating-gate voltage value.

## CHAPTER 3. DESIGN OF TERNARY TO BINARY CONVERTER

### 3.1 Overview

The balanced ternary logic is expressed as $(-1,0,1)$. In a standard 3 V CMOS process, the logic $-1,0,1$ is defined as $-3 \mathrm{~V}, 0 \mathrm{~V}, 3 \mathrm{~V}$, respectively. The benefits of using ternary logic system are explained in Chapter 1. In spite of these benefits, ternary logic system has not gained importance in the area of integrated circuit design. This is due to lack of efficient interfacing circuits with binary logic. Hence an attempt to design an interface circuit from ternary logic to binary logic has been made. The circuits are designed using multiple input floating gate MOS transistors.

The basic structure and operation of floating gate MOSFETS is explained in Chapter 2. Table 3.1 shows the ternary logic representing the decimal numbers ranging from -4 to +4 and its corresponding binary bits. The conversion of ternary to binary logic for corresponding decimal number is shown using an example. Consider a decimal number "-2", for which the corresponding binary bits are (1010) 2 . The left most bit is the sign bit, which is " 1 " represents the number is negative and next three bits " 010 " represents " 2 ". For the decimal number "- 2 ", the corresponding ternary bits are $(-1,1)_{3}$. The conversion from ternary logic to decimal number is given by,

$$
\begin{equation*}
\left(-1 \times 3^{1}\right)+\left(1 \times 3^{0}\right)=(-3)+(1)=-2 . \tag{3.1}
\end{equation*}
$$

The remaining ternary to binary bit conversion corresponding different decimal numbers is obtained by similar calculation. This chapter explains design for the conversion circuits from ternary logic to binary logic. The circuit block has two ternary logic inputs (MSB and LSB) and four binary logic outputs, a sign bit (SB), a most significant bit (MSB), a second significant bit (SSB) and a least significant bit (LSB). The design of SB, MSB, SSB and LSB are explained in separate sections.

Table 3.1: Ternary to binary bits. Note: Ternary bit representation is (MSB, LSB) ${ }_{3}$, Binary bit representation is (Sign bit, MSB, SSB, LSB) ${ }_{2}$.

### 3.2 Sign Bit Circuit Design

The procedure for designing circuits using floating gate devices is shown in Chapter 2. The circuits are designed for $0.5 \mu \mathrm{~m}$ n-well CMOS VLSI technology. The switching threshold voltage $\Phi \mathrm{T}$ is found first from the voltage transfer characteristics of the inverter as explained in Chapter 2. The threshold voltage (ФT) of a standard CMOS inverter with $(\mathrm{W} / \mathrm{L})_{\mathrm{p}}=(20.28 \mu \mathrm{~m}$ $/ 2.1 \mu \mathrm{~m})$ and $(\mathrm{W} / \mathrm{L})_{\mathrm{n}}=(4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m})$ was shown in Fig. 2.14 to be 1.33 V .

The next step is to draw the floating gate potential diagram. The ON and OFF states of the floating gate CMOS inverter are solely determined by the potential on the floating gate. For this we represent the floating gate voltage, $\Phi \mathcal{F}$ as a function of the multiple gate input voltages and analyze the variation of the floating gate voltage with the input voltages. Such a representation is called a floating gate point diagram [FPD] [20]. From Table 3.1 the sign bit is logic HIGH (3V) for inputs. $(-1,-1)_{3}$ to $(0,-1)_{3}$ and logic LOW (0V) for inputs $(0,0)_{3}$ to $(1,1)_{3}$. Hence the voltage on floating gate $\Phi \mathcal{F}$ of inverter should be below switching voltage $\Phi \mathrm{T}$ for inputs $(-1,-1)_{3}$ to $(0,-1)_{3}$ and above the switching voltage for inputs $(0,0)_{3}$ to $(1,1)_{3}$. The FPD for the sign bit is shown in Fig. 3.1.The switching threshold line is marked in the figure. The circuit is then realized with two input capacitors C 2 and C 3 controlled by the two ternary inputs VA and VB. The sizes of the capacitors are set to $3: 1$ according to the weights of MSB and LSB in ternary bits. Using Eq. (2.14) for inputs $(-1,-1)_{3}$ to $(0,-1)_{3}$,

$$
\begin{equation*}
\Phi F=\frac{V A \times C 2+V B \times C 3+V D D \times C O X P}{C 2+C 3+C O X P+C O X N+C P}<\Phi T(1.33 V) \tag{3.2}
\end{equation*}
$$

and for inputs $(0,0)_{3}$ to $(1,1)_{3}$,

$$
\begin{equation*}
\Phi F=\frac{V A \times C 2+V B \times C 3+V D D \times C O X P}{C 2+C 3+C O X P+C O X N+C P}>\Phi T(1.33 V) \tag{3.3}
\end{equation*}
$$

Figure 3.1: Floating gate potential diagram for the sign bit.

In Eq. (3.3), COXN and COXP are the gate oxide capacitance (COX) of NMOS and PMOS transistors, respectively of the inverter and CP is the parasitic capacitance due to capacitors C1 and C2. The gate oxide capacitance COX is given by,

$$
\begin{equation*}
C O X=\frac{\varepsilon_{0 \varepsilon s i O_{2}}^{t o x}}{t} \times(W L) \tag{3.4}
\end{equation*}
$$

where W and L are width and length of the transistors, $\varepsilon \circ(8.854 \times 10-8 \mathrm{~F} / \mathrm{cm})$ is the permittivity of free space, $\varepsilon \operatorname{siO}_{2}$ is the permittivity of silicon dioxide and tox is the thickness of gate oxide. The thickness of gate oxide is obtained from model parameters given by MOSIS and is $142 \AA$. For $(\mathrm{W} / \mathrm{L})_{\mathrm{p}}=20.28 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and $(\mathrm{W} / \mathrm{L})_{\mathrm{n}}=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$, using Eq. (3.4), COX of PMOS and NMOS transistors is given by,

$$
\begin{align*}
& \text { COXP }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(20.28 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=100.9 \mathrm{fF}  \tag{3.5}\\
& \text { COXN }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(4.2 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=20.9 \mathrm{fF} \tag{3.6}
\end{align*}
$$

For input $(0,0)_{3}$, the inequality (3.3) will not hold good. It is observed that the numerator on LHS $(O V \times C 2+O V \times C 3+V D D \times C O X P)$ is negligible when compared to RHS $(1.33 \mathrm{~V})$ of the inequality.

A solution to this is obtained by introducing a third capacitor, C 1 which is connected to supply voltage (VDD) equal to 3 V . The size of capacitor C 1 is designed such that the voltage on floating gate is greater than switching threshold voltage of the inverter for inputs $(0,0)_{3 . .}$ The inequality (3.3) is therefore rewritten as,

$$
\begin{equation*}
\Phi F=\frac{V A \times C 2+V B \times C 3+3 V \times C 1+3 V \times C O X P}{C 2+C 3+C O X P+C O X N+C P}>\Phi T(1.33 V) \tag{3.7}
\end{equation*}
$$

In our design, the smallest value of the capacitor, C that can be chosen is 250 fF . The capacitors, C 2 and C 3 are chosen in the ratio of $3: 1$. Their corresponding values are therefore chosen as 750 fF and 250 fF , respectively.

The value of CP is calculated using equation,
$\mathrm{CP}=\mathrm{K} \times \mathrm{CP} 1$
In Eq.(3.8),CP1 is parasitic capacitance generated due to smallest capacitance "C" (250fF) which is C 3 is this case is used. CP1 is found to be 43.5 fF from layout extraction and K is given by,
$K=\frac{C 1+C 2+C 3}{C}$
Substituting C3 as C and C2 equal to 3C in Eq. (3.8),
$K=\frac{3 C+C+C 3}{C}=4+\frac{C 3}{C}$
Substituting the value of $\mathrm{K}, \mathrm{CP}$ is calculated as,
$C P=4+\frac{C 3}{250 f F} \times 43.5 f F$
Substituting values for input $(0,0)_{3}$, COXN, COXP, CP in inequality (3.7) we obtain,
$\Phi F=\frac{0 V \times 750 f F+0 V \times 250 f F+3 V \times C 1+3 V \times 100.9 f F}{C 2+C 3+C O X P+C O X N+C P}>\Phi T(1.33 V)$
The smallest value of C 1 that satisfies the inequality (3.12) is found to be 1350 fF . Substituting the value of C 1 in Eq. (3.11) value of CP is found to be 408.9 fF . To verify the design, the voltage corresponding to different ternary inputs along with the capacitor values are substituted and the result is tabulated in Table 3.2.

For example for ternary input $(-1,-1)_{3}$ equation (3.7) is written as,

$$
\begin{equation*}
\Phi F=\frac{(-3 V) \times 750 f F+(-3 V) \times 250 f F+3 V \times 1350 f F+3 V \times 100.9 f F}{750 f F+250 f F+1350 f F+100.9 f F+20.9 f F+408.9 f F} \tag{3.13}
\end{equation*}
$$

The calculated $\Phi F$ from Eq. 3.13 should be less than $\Phi T$ in order for binary sign bit equivalent at the output of the floating gate inverter to be HIGH. The circuit for sign bit can hence be realized with three capacitors (C1, C2 and C3) as shown in Fig. 3.2. The output of this inverter (VODSB) is given as input to a buffer and the final buffered sign bit output (VODSBB) is obtained.

### 3.3 MSB Circuit Design

The most significant bit as seen in Table 3.1 is found to be logic HIGH (3V) for the inputs $(-1,-1)_{3}$ and $(1,1)_{3}$ and logic LOW $(0 \mathrm{~V})$ for rest of inputs. The floating gate potential diagram (FPD) for the MSB is shown in Fig. 3.3. The potential on floating gate is below switching threshold voltage $\Phi$ T for inputs $(-1,-1)_{3},(1,1)_{3}$ and above switching threshold voltage for inputs $(-1,0)_{3}$ to $(1,0)_{3}$. Fig. 3.4 shows the circuit design for the MSB. Voltage on floating gate falls below switching threshold voltage once; hence one pre-input gate inverter stage \#2 is required to control voltage on floating gate of the main transistor inverter stage \#3. Hence the main inverter stage \#3 has three input capacitors C6, C7 and C8. The capacitors C7 and C8 are controlled by ternary inputs VA and VB , respectively and capacitor C 6 is controlled by the output V11 of the pre-input gate inverter stage \#2.

### 3.3.1 Circuit Design for Main Inverter Stage \#3

As described above, the main inverter stage has three input capacitors of which capacitors C 7 and C 8 are controlled by ternary inputs VA and VB , respectively and capacitor C 6 is controlled by the output V11 stage \#2. The PMOS and NMOS transistors used in the MSB circuit design have a $\mathrm{W} / \mathrm{L}$ ratio of $(\mathrm{W} / \mathrm{L})_{\mathrm{p}}=30.15 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and $(\mathrm{W} / \mathrm{L})_{\mathrm{n}}=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and has a threshold voltage $\Phi T=1.5795 \mathrm{~V}$. The gate oxide capacitances of PMOS and NMOS transistors of the MSB bit are given as COXP and COXN and are calculated using Eqs. (3.4, 3.5 and 3.6) as shown in Eqs, (3.14 and 3.15).

The values of COXP and COXN are calculated as,

$$
\begin{align*}
& \text { COXP }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(30.15 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=150 \mathrm{fF}  \tag{3.14}\\
& \text { COXN }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(4.2 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=20.9 \mathrm{fF} \tag{3.15}
\end{align*}
$$

Table 3.2: Floating gate voltage for the sign bit.

| Ternary Inputs | Voltage on Floating Gate of Stage \#1 Inverter $\left(\Phi_{\mathrm{F}}\right)$ in V | Floating Gate Voltage of the Transistor of Stage \#1 |
| :---: | :---: | :---: |
| $(-1,-1)_{3}$ | 0.4695 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | 0.723 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | 0.99 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | 1.25 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,0)_{3}$ | 1.51 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,1)_{3}$ | 1.77 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | 2.03 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | 2.23 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | 2.55 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |

Figure 3.2: Circuit for sign bit.

Figure 3.3: Floating gate potential diagram for the MSB.

Figure 3.4: Circuit for MSB.

The value of CP is now calculated from C7 and C8. Setting C7 and C8 in the ratio of 3:1 as 750 fF and C 8 as 250 fF , respectively, the value of CP can be calculated using Eqns. (3.8, 3.9, $3.10,3.11$ ) as
$C P=4+\frac{C 6}{250 f F} \times 43.5 f F$
Using Eq. (3.6), the inequalities for the third stage which also gives the MSB output for different inputs, can be written as follows:

For inputs $(-1,-1)_{3}$ and $(1,1)_{3}$ as seen from Table 3.1,

$$
\begin{equation*}
\Phi F=\frac{V A \times 750 f F+V B \times 250 f F+V 11 \times C 6+3 V \times 150 f F}{750 f F+250 f F+C 6+150 f F+20.9 f F+C P}<\Phi T(1.5795 V) \tag{3.17}
\end{equation*}
$$

For input $(-1,-1)_{3}$, the inequality equation (3.15) can be written as,

$$
\begin{equation*}
\Phi F=\frac{(-3 V) \times 750 f F+(-3 V) \times 250 f F+V 11 \times C 6+3 V \times C 0 X P}{750 f F+250 f F+C 6+C O X P+C 0 X N+C P}<\Phi T(1.5795 V) \tag{3.18}
\end{equation*}
$$

For input $(1,1)_{3}$, the inequality (3.16) can be written as,
$\Phi F=\frac{(3 V) \times 750 f F+(3 V) \times 250 f F+V 11 \times C 6+3 V \times C O X P}{750 f F+250 f F+C 6+C O X P+C O X N+C P}<\Phi T(1.5795 V)$
In Eqns. (3.17, 3.18 and 3.19), V11 is the output voltage of Stage \#2. The inequality (3.18) can be satisfied only if V11 is LOW (0V) for input $(1,1)_{3}$. Hence the output of pre-input inverter stage \#2 is LOW $(0 \mathrm{~V})$ for input $(1,1)_{3}$ and $\mathrm{HIGH}(3 \mathrm{~V})$ for rest of the inputs. For the inputs from $(-1,0)_{3}$ to $(1,0)_{3}$, voltage on the floating gate should be greater than switching threshold voltage. Hence for these inputs, the Eq. (3.6) can be written as,

$$
\begin{equation*}
\Phi F=\frac{V A \times 750 f F+V B \times 250 f F+V 11 \times C 6+3 V \times 150 f F}{750 f F+250 f F+C 6+150 f F+20.9 f F+C P}>\Phi T(1.5795 V) \tag{3.20}
\end{equation*}
$$

where CP is defined in terms of C6 in Eq. (3.16). The smallest value of C6 that satisfies the above inequalities represented by Eq. (3.17) and Eq. (3.20) is found by iteration to be 3255 fF .

Substituting this value in Eq. (3.16) the value of CP is found to be,
$C P=4+\frac{3255 f F}{250 f F} \times 43.5 f F=740.37 f F$
To verify the design, the voltage corresponding to different ternary inputs are substituted and the results are tabulated in Table 3.3.

### 3.3.2 Circuit Design for Stage \#2

The pre-input stage is the stage whose output is fed into the input of the last stage, which is Stage \#3 of the MSB circuit. As discussed in Section 3.3.1, for the Stage \#3 of the MSB circuit to work as it is designed to work, the output of Stage \#2 should be LOW (0V) for the input $(1,1)_{3}$ and HIGH (3V) for the rest of the inputs. The pre input inverter stage is designed to deliver these outputs.

The circuit can be realized with two input capacitors C4 and C5 into which are fed the inputs VA and VB. The transistors used for this stage are the same as that used for Stage \#3 and hence have the same $\mathrm{W} / \mathrm{L}$ ratios and threshold voltage. The values of COXP and COXN are hence the same as that of Eqs. (3.14 and 3.15) of Stage \#3 and are given as 150 fF and 20.9 fF respectively. The values of C 4 and C 5 are chosen by iteration to be 250 fF for this stage, CP can be therefore be calculated using Eqs. (3.8 and 3.9) in Eq. (3.22).
$C P=\frac{C 4+C 5}{C} \times C P=\frac{2 C}{C} \times C P 1=2 \times 43.5=87 f F$
For input $(1,1)_{3}$, the inequality is written using Eq. (2.14), as,
$\Phi F=\frac{3 V \times C 4+3 V \times C 5+V D D \times C O X P}{C 4+C 5+C O X P+C O X N+C P}>\Phi T(1.5795 V)$
and for the rest of the inputs, the inequality is given as,

$$
\begin{equation*}
\Phi F=\frac{3 V \times C 4+3 V \times C 5+V D D \times C O X P}{C 4+C 5+C O X P+C O X N+C P}<\Phi T(1.5795 V) \tag{3.24}
\end{equation*}
$$

Table 3.3: Floating gate voltage for the final Stage \#3 of the MSB.

| Ternary Inputs | $\begin{gathered} \hline \text { Output of } \\ \text { Stage \#2 } \\ \left(\mathrm{V}_{11}\right) \end{gathered}$ | Voltage on Floating Gate of Stage \#3 ( $\Phi_{\mathrm{F}}$ ) in V | Floating Gate Voltage of the Transistor of the Stage\# 3 |
| :---: | :---: | :---: | :---: |
| $(-1,-1)_{3}$ | HIGH | 1.396 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | HIGH | 1.5817 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | HIGH | 1.832 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | HIGH | 1.690 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,0)_{3}$ | HIGH | 1.977 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,1)_{3}$ | HIGH | 2.122 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | HIGH | 2.2676 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | HIGH | 2.412 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | LOW | 0.667 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |

Substituting the values of COXP, COXN and CP in the above two inequalities we can calculate the values of $\Phi F$ which have been tabulated in Table 3.4. The complete circuit of the MSB stage is shown in Fig. 3.4.

### 3.4 SSB Circuit Design

It can be seen from Table 3.1 that the output of second significant bit (SSB) is logic LOW (0V) for inputs $(-1,-1)_{3},(1,1)_{3}$ and from inputs $(0,-1)_{3}$ to $(0,1)_{3}$ and is logic HIGH (3V) for rest of the inputs. The FPD for the SSB is shown in Fig. 3.5, the voltage on floating gate is below switching threshold voltage, $\Phi$ T for inputs $(-1,-1)_{3},(1,1)_{3}$ and inputs $(0,-1)_{3}$ to $(0,1)_{3}$. That is voltage on floating gate falls below switching threshold voltage twice and hence two pre-input gate inverter Stages (\#4, \#5) are required to control the main inverter stage as shown in Fig. 3.6.

The main inverter Stage \#6 has four input capacitors C14, C15, C16 and C17. The capacitors C15 and C17 are controlled by two ternary inputs VA and VB, respectively. The capacitors C14 and C16 are controlled by output of pre-input inverter stages V12 of Stage \#4 and V13 of Stage \#5, respectively. The output of the pre-input inverter Stage \#4 needs to go to LOW $(0 \mathrm{~V})$ from inputs $(0,-1)_{3}$ to $(1,1)_{3}$ and the output of the pre-input gate inverter Stage $\# 5$ should go LOW $(0 \mathrm{~V})$ for input $(1,1)_{3}$ in order for the last stage to give the output that is required.

### 3.4.1 Circuit Design for Main Inverter Stage \#6

The transistor used in Stage \#6 has a W/L ratio of $(\mathrm{W} / \mathrm{L})_{\mathrm{p}}=50.4 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ for PMOS transistor and $(\mathrm{W} / \mathrm{L})_{\mathrm{n}}=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ for NMOS transistor and has a threshold voltage $\Phi T=1.6012 \mathrm{~V}$. The gate oxide capacitances are thus calculated to be,

$$
\begin{align*}
& \text { COXP }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(50.4 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=250.8 \mathrm{fF}  \tag{3.25}\\
& \text { COXN }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(4.2 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=20.9 \mathrm{fF} \tag{3.26}
\end{align*}
$$

Table 3.4: Floating gate voltage for the Stage \#2 of the MSB.

| Ternary Inputs | Voltage on Floating Gate of Stage \#2 Inverter ( $\Phi_{\mathrm{F}}$ ), V | Floating Gate Voltage of the Transistor of Stage \#2 |
| :---: | :---: | :---: |
| $(-1,-1)_{3}$ | -1.385 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | -0.395 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | 0.593 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | -0.396 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,0)_{3}$ | 0.594 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,1)_{3}$ | 1.58 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | 0.594 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | 1.483 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | 2.573 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |

Figure 3.5: Floating gate potential diagram for the SSB.

The sizes of capacitors C16 and C17 are set to 2615 fF and 250 fF . CP can be calculated using Eqs. (3.8 and 3.9) as,

$$
\begin{equation*}
C P=\frac{C 14+C 15+C 16+C}{C} \times C P 1=\frac{C 14+C 15+2615 f F+250 f F}{250 f F} \times 43.5 \tag{3.27}
\end{equation*}
$$

For Stage $\# 6$, for the input $(-1,-1)_{3}$, the inequality $(2.14)$ is given by,

$$
\begin{equation*}
\Phi F=\frac{V A \times 2615 f F+V B \times 250 f F+V 12 \times C 14+V 13 \times C 15+3 V \times C O X P}{C 14+C 15+2615 f F+250 f F+C O X P+C O X N+C P}<\Phi T(1.6012 V) \tag{3.28}
\end{equation*}
$$

For inputs $(-1,0)_{3}$ and $(-1,1)_{3}$, the inequality is

$$
\begin{equation*}
\Phi F=\frac{V A \times 2615 f F+V B \times 250 f F+V 12 \times C 14+V 13 \times C 15+3 V \times C O X P}{C 14+C 15+2615 f F+250 f F+C O X P+C O X N+C P}>\Phi T(1.6012 V) \tag{3.29}
\end{equation*}
$$

For the inputs in Eqs. (3.28 and 3.29), the value of V12 and V13 can be HIGH (3V) to satisfy the inequalities. For inputs $(0,-1)_{3}$ to $(0,1)_{3}$ the inequality is,

$$
\begin{equation*}
\Phi F=\frac{V A \times 2615 f F+V B \times 250 f F+V 12 \times C 14+V 13 \times C 15+3 V \times C O X P}{C 14+C 15+2615 f F+250 f F+C O X P+C O X N+C P}<\Phi T(1.6012 V) \tag{3.30}
\end{equation*}
$$

For inputs $(1,-1)_{3}$ and $(1,0)_{3}$, the inequality is,

$$
\begin{equation*}
\Phi F=\frac{V A \times 2615 f F+V B \times 250 f F+V 12 \times C 14+V 13 \times C 15+3 V \times C O X P}{C 14+C 15+2615 f F+250 f F+C O X P+C O X N+C P}<\Phi T(1.6012 V) \tag{3.31}
\end{equation*}
$$

For inequalities (3.30 and 3.31), V12 should be LOW ( 0 V ) and V13 can be HIGH (3V) to satisfy the inequalities. For input $(1,1)_{3}$ the inequality is,
$\Phi F=\frac{V A \times 2615 f F+V B \times 250 f F+V 12 \times C 14+V 13 \times C 15+3 V \times C O X P}{C 14+C 15+2615 f F+250 f F+C O X P+C O X N+C P}<\Phi T(1.6012 V)$
For the Eq. (3.32), both V12 and V13 need to be LOW (0V). The values of C14 and C15 that satisfy above inequalities ( 3.28 to 3.32 ) are found by iteration to be 6251 fF and 4003 fF , respectively. Substituting the value of C 14 and C 15 in Eq. (3.27), the value of CP is found to be 2282.7fF. After all the values have been substituted in the above inequalities ( 3.28 to 3.32 ), we can calculate the values of $\Phi \mathcal{F}$, which have been tabulated in Table 3.5.

The output of the circuit needs to be inverted to get the correct output. Hence a CMOS inverter is inserted at the output, which would invert and as well buffer the output. The width of the transistors used in the buffer is $\left(\mathrm{W}_{\mathrm{p}}=3 / 2.1 \mu \mathrm{~m}, \mathrm{~W}_{\mathrm{n}}=1.5 / 2.1 \mu \mathrm{~m}\right)$. The circuit diagram for this stage along with the other stages of the SSB circuit is shown in Figure. 3.6.

### 3.4.2 Circuit Design for Stage \#5

As discussed in the previous section, The output (V13) of the pre-input inverter Stage \#5 goes LOW $(0 \mathrm{~V})$ from inputs $(0,-1)_{3}$ to $(1,1)_{3}$ and is $\mathrm{HIGH}(3 \mathrm{~V})$ for the rest of the inputs. The inverter Stage \#5 can be designed with three input capacitors C11, C12 and C13. In Stage \#5, the capacitors, C12 and C13 are controlled by ternary inputs VA and VB, respectively and capacitor C11 is connected to supply voltage VDD (3V).

Let us assume C12 and C13 to be 1250 fF and 250 fF . The transistor used for this stage has a $\mathrm{W} / \mathrm{L}$ ratio of $\mathrm{W}_{\mathrm{p}} / \mathrm{L}_{\mathrm{p}}=41.73 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}, \mathrm{~W}_{\mathrm{n}} / \mathrm{L}_{\mathrm{n}}=6.6 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and a threshold voltage $\Phi T=1.5412 \mathrm{~V}$. The gate oxide capacitances can therefore be calculated as,
$C O X P=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(41.3 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=207.6 \mathrm{fF}$
COXN $=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(6.6 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=32.8 f F$
The parasitic capacitance is given as,

$$
\begin{equation*}
C P=\frac{C 11+C 12+C}{C} \times C P 1=\frac{C 11+1250 f F+250 f F}{250 f F} \times 43.5 \tag{3.35}
\end{equation*}
$$

Using Eq. (2.14), for the inputs $(-1,-1)_{3}$ to $(-1,1)_{3}$,
$\Phi F=\frac{V A \times C 12+V B \times C 13+C 11 \times 3 V+3 V \times C O X P}{C 12+C 13+C 11+C O X P+C O X N+C P}<\Phi T(1.5412 V)$

Table 3.5: Floating gate voltage for the final Stage \#6 of the SSB.

| Ternary Inputs | Output of Stage \#5 ( $\mathrm{V}_{13}$ ) | Output of Stage \#4 ( $\mathrm{V}_{12}$ ) | Voltage on Floating Gate of Main Inverter $\left(\Phi_{\mathrm{F}}\right)$ in V | Floating Gate Voltage of the Transistor of Stage \#6 | Floating Gate Voltage of the Inverter Following Stage \#6 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $(-1,-1)_{3}$ | HIGH | HIGH | 1.464 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | HIGH | HIGH | 1.619 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | HIGH | HIGH | 1.659 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | LOW | HIGH | 1.198 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,0)_{3}$ | LOW | HIGH | 1.246 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,1)_{3}$ | LOW | HIGH | 1.290 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | LOW | HIGH | 1.699 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | LOW | HIGH | 1.747 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | LOW | LOW | 0.597 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |

For inputs from $(0,-1) 3$ to $(1,1) 3$, the inequality is,
$\Phi F=\frac{V A \times C 12+V B \times C 13+C 11 \times 3 V+3 V \times C O X P}{C 12+C 13+C 11+C O X P+C O X N+C P}>\Phi T(1.5412 V)$
Substituting the value of $\mathrm{C} 12, \mathrm{C} 13, \mathrm{COXP}, \mathrm{COXN}$ in the above inequalities, the value of C 11 can be found by iteration to be 3000 fF . This value can now be substituted in Eq. (3.35) and value of CP is found to be 784.39 fF . The circuit diagram for this stage along with the other SSB circuit stages is shown in Fig.3.6. The results from the above inequalities are tabulated in Table 3.6.

### 3.4.3 Circuit Design for Stage \#4

The output of the pre-input gate inverter Stage (\#4) is same as the output of pre-input gate inverter Stage \#2 discussed in Section 3.3.2. Hence the output V11 of Stage \#2 can be used to control the capacitor C14.

### 3.5 LSB Circuit Design

The least significant bit is designed on similar lines. The output of the LSB bit is HIGH (3V) for odd decimal numbers $(-3,-1,1,3)$ and LOW ( 0 V ) for even decimal numbers $(-4,-2,0$, 2, 4). From Table 3.1, the FPD for LSB is drawn and is shown in Figure 3.7. From FPD, the voltage on floating gate falls below switching threshold voltage four times, hence four pre-input inverter stages are normally used to control the voltage on floating gate. In this design, two preinput inverter stages are the same and hence are represented by a single stage. Hence only three pre-input inverter stages will be discussed. Fig. 3.8 shows the circuit level design of LSB and the following sections discuss the design in detail.

### 3.5.1 Circuit Design for Main Inverter Stage \#10

The main inverter stage has six input capacitors C26, C27, C28, C29, C30 and C31. The capacitors C30 and C31 are controlled by the inputs VA and VB, respectively and are taken as 500 fF and 350 fF respectively. The capacitors C26 and C27 are controlled by the outputs VIN17.

Table 3.6: Floating gate voltage for the Stage \#5 of the SSB.

| Ternary Inputs | Voltage on Floating Gate of Stage \#5 Inverter ( $\Phi_{\mathrm{F}}$ ), V | Floating Gate Voltage of the Transistor of Stage \#5 |
| :---: | :---: | :---: |
| $(-1,-1)_{3}$ | 1.396 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | 1.5420 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | 1.690 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | 1.832 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,0)_{3}$ | 1.977 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,1)_{3}$ | 2.122 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | 2.2676 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | 2.412 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | 0.667 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |

Figure 3.6: Circuit for SSB.

The capacitor C28 is controlled by VIN18 and capacitor C29 is controlled by VIN19 of the preinput inverter Stages (\#7, \#8, \#9), respectively. The output of pre-input gate inverter Stage \#7 goes LOW $(0 \mathrm{~V})$ from input $(-1,1)_{3}$ to $(1,1)_{3}$, the output of Stage \#8 goes LOW (0V) from inputs $(0,0)_{3}$ to $(1,1)_{3}$, the output of Stage \#9 goes LOW (0V) from inputs $(1,-1)_{3}$ to $(1,1)_{3}$. The transistor used in the main inverter stage has a $\mathrm{W} / \mathrm{L}$ ratio of $\mathrm{W}_{\mathrm{p}} / \mathrm{L}_{\mathrm{p}}=30.15 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and $\mathrm{W}_{\mathrm{n}} /$ $\mathrm{L}_{\mathrm{n}}=13.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$. The gate oxide capacitances are therefore,
$C O X P=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(30.15 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=150 \mathrm{fF}$
COXN $=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(13.2 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=68.6 f F$
The parasitic capacitance,
$C P=\frac{C 26+C 27+C 28+C 29+C 30+C 31}{C} \times C P 1$
$C P=\frac{C 26+C 27+C 28+C 29+500 f F+350 f F}{350 f F} \times 43.5 f F$
Using Eq. (2.14), the voltage on floating gate $\Phi F$ of the main inverter stage is given by the equation,
$\Phi F=\frac{V A \times C 30+V B \times C 31+C 26 \times V 14+C 27 \times V 14+V 15 \times C 28+V 16 \times C 29+3 V \times C O X P}{C 26+C 27+C 28+C 29+C 30+C 31+C O X P+C O X N+C P}$
For input $(-1,-1)_{3}$,
$\Phi F=\frac{-3 V \times 500 f F+-3 V \times 350 f F+C 26 \times 3 V+C 27 \times 3 V+3 V \times C 28+3 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F}$
Here, $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$
For input $(-1,0)_{3}$,
$\Phi F=\frac{-3 V \times 500 f F+0 V \times 350 f F+C 26 \times 3 V+C 27 \times 3 V+3 V \times C 28+3 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F}$

Figure 3.7: Floating gate potential diagram for the LSB.

For inputs, $(-1,0)_{3}$,
$\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$
For input $(-1,1)_{3}$,
$\Phi F=\frac{-3 V \times 500 f F+3 V \times 350 f F+C 26 \times 0 V+C 27 \times 0 V+3 V \times C 28+3 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F}$
Here, $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$
For input $(0,-1)_{3}$,
$\Phi F=\frac{O V \times 500 f F+-3 V \times 350 f F+C 26 \times 0 V+C 27 \times 0 V+3 V \times C 28+3 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F}$
Here, $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$
For input $(0,0)_{3}$,
$\Phi F=\frac{0 V \times 500 f F+0 V \times 350 f F+C 26 \times 0 V+C 27 \times 0 V+0 V \times C 28+3 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F}$
Here, $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$
For input $(0,1)_{3}$,
$\Phi F=\frac{0 V \times 500 f F+3 V \times 350 f F+C 26 \times 0 V+C 27 \times 0 V+0 V \times C 28+3 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F}$
Here, $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$
For input $(1,-1)_{3}$,
$\Phi F=\frac{3 V \times 500 f F+-3 V \times 350 f F+C 26 \times 0 V+C 27 \times 0 V+0 V \times C 28+3 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F}$
Here, $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$
For input $(1,0)_{3}$,
$\Phi F=\frac{3 V \times 500 f F+0 V \times 350 f F+C 26 \times 0 V+C 27 \times 0 V+0 V \times C 28+0 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F}$
Here, $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$

For input $(1,1)_{3}$,

$$
\begin{equation*}
\Phi F=\frac{3 V \times 500 f F+3 V \times 350 f F+C 26 \times 0 V+C 27 \times 0 V+0 V \times C 28+0 V \times C 29+3 V \times 150 f F}{C 26+C 27+C 28+C 29+500 f F+350 f F+150 f F+68.6 f F+509.8 f F} \tag{3.51}
\end{equation*}
$$

Here, $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}(1.4 \mathrm{~V})$
The minimum sizes of the capacitors C26, C27, C28 and C29 controlled by output of preinput inverter stages, which satisfy above equations are found to be $350 \mathrm{fF}, 500 \mathrm{fF}, 800 \mathrm{fF}$ and 1602 fF , respectively. Substituting the value of all the capacitors in Eq. (3.41), the value of CP is found to be 509.82 fF . The values have been substituted in Eqs. (3.41) to (3.50) and the values are tabulated in Table 3.7.

### 3.5.2 Circuit Design for Stage \#7

The pre-input gate inverter stage \#7 goes LOW (0V) from inputs $(-1,1)_{3}$ to $(1,1)_{3}$. This inverter stage can be designed with three input capacitors C18, C19 and C20. The capacitors C19 and C20 are controlled by ternary inputs VA and VB , respectively and capacitor C18 is connected to supply voltage VDD (3V). Let us assume C19 and C20 to be 750 fF and 350 fF respectively. The transistor used for this stage has a $\mathrm{W} / \mathrm{L}$ ratio of $\mathrm{W}_{\mathrm{p}} / \mathrm{L}_{\mathrm{p}}=30.15 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and $\mathrm{W}_{\mathrm{n}} / \mathrm{L}_{\mathrm{n}}=13.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and has a threshold voltage $\Phi \mathrm{T}=1.4 \mathrm{~V}$.

The gate oxide capacitances can therefore be calculated as,

$$
\begin{align*}
& \text { COXP }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(30.15 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=150 f F  \tag{3.52}\\
& \text { COXN }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(13.2 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=65.6 f F \tag{3.53}
\end{align*}
$$

The value of CP can be calculated using equations as,
$C P=\frac{C 18+750 f F+350 f F}{350 f F} \times 43.5$

Table 3.7: Floating gate voltage for the final Stage \#10 of the LSB.

| Ternary Inputs | Output of Stage \#7 ( $\mathrm{V}_{14}$ ) | Output of Stage \#8 $\left(\mathrm{V}_{15}\right)$ | Output of Stage \#9 ( $\mathrm{V}_{16}$ ) | Voltage on Floating Gate of Main Inverter $\left(\Phi_{\mathrm{F}}\right), \mathrm{V}$ | Floating gate Voltage of the Transistor of Stage \#10 | Floating Gate Voltage of the Inverter |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $(-1,-1)_{3}$ | HIGH | HIGH | HIGH | 1.314 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | HIGH | HIGH | HIGH | 1.948 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | LOW | HIGH | HIGH | 1.313 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | LOW | HIGH | HIGH | 1.478 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,0)_{3}$ | LOW | LOW | HIGH | 1.176 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,1)_{3}$ | LOW | LOW | HIGH | 1.411 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | LOW | LOW | LOW | 0.201 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | LOW | LOW | LOW | 1.463 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | LOW | LOW | LOW | 0.671 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |

Using Eq. (2.14), the inequality for this stage would be,

$$
\begin{equation*}
\Phi F=\frac{V A \times C 19+V B \times C 20+V C \times C 13+3 V \times C O X P}{C 19+C 20+C 18+C O X P+C O X N+C P} \tag{3.55}
\end{equation*}
$$

For inputs $(-1,1)_{3}$ to $(1,1)_{3}$, the Eq. (3.55) can be written as,
$\Phi F=\frac{V A \times C 19+V B \times C 20+V C \times C 13+3 V \times C O X P}{C 19+C 20+C 18+C O X P+C O X N+C P}>\Phi T(1.4 V)$
For the rest of the inputs, the inequality is given as,
$\Phi F=\frac{V A \times C 19+V B \times C 20+V C \times C 13+3 V \times C O X P}{C 19+C 20+C 18+C O X P+C O X N+C P}<\Phi T(1.4 V)$
Substituting the value of C19, C20, COXP and COXN in the above inequalities, the value of C18 can be found by iteration to be 3313 fF . This value can now be substituted in Eq. (3.54) and value of CP is found to be 767.86 fF . The circuit diagram for this stage along with the other LSB circuit stages is shown in Fig. 3.8. Values of $\Phi F$ is calculated from the two inequalities $(3.56,3.57)$ and tabulated in Table 3.8.

### 3.5.3 Circuit Design for Stage \#8

The pre-input gate inverter Stage \#8 goes LOW $(0 \mathrm{~V})$ from inputs $(0,0)_{3}$ to $(1,1)_{3}$. This inverter stage can be designed with three input capacitors C21, C22 and C23. The capacitors C22 and C 23 are controlled by ternary inputs VA and VB , respectively and capacitor C 21 is connected to supply voltage VDD (3V). Let us assume C22 and C23 to be 450 fF and 250 fF respectively. The transistor used for this stage has a $\mathrm{W} / \mathrm{L}$ ratio of $\mathrm{W}_{\mathrm{p}} / \mathrm{L}_{\mathrm{p}}=30.15 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and $\mathrm{W}_{\mathrm{n}} / \mathrm{L}_{\mathrm{n}}=13.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and has a threshold voltage $\Phi \mathrm{T}=1.4 \mathrm{~V}$.

The gate oxide capacitances can therefore be calculated as,
$C O X P=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(30.15 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=150 \mathrm{fF}$

$$
\begin{equation*}
C O X N=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(13.2 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=65.6 \mathrm{fF} \tag{3.59}
\end{equation*}
$$

The value of CP can be calculated using Eqs. $(3.58,3.59)$ as,

$$
\begin{equation*}
C P=\frac{C 18+450 f F+250 f F}{250 f F} \times 43.5 \tag{3.60}
\end{equation*}
$$

Using Eq. (2.14), the inequality for Stage \#8 would be,
$\Phi F=\frac{V A \times C 22+V B \times C 23+V C \times C 21+3 V \times C O X P}{C 21+C 22+C 23+C O X P+C O X N+C P}$
For inputs $(0,0)_{3}$ to $(1,1)_{3}$, the Eq. (3.61) can be written as,
$\Phi F=\frac{V A \times C 22+V B \times C 23+V C \times C 21+3 V \times C O X P}{C 21+C 22+C 23+C O X P+C O X N+C P}>\Phi T(1.4 V)$
For the rest of the inputs, the inequality is given as,
$\Phi F=\frac{V A \times C 22+V B \times C 23+V C \times C 21+3 V \times C O X P}{C 21+C 22+C 23+C O X P+C O X N+C P}<\Phi T(1.4 V)$
Substituting the value of C22, C23, COXP and COXN in the above inequalities, the value if C21 can be found by iteration to be 1130fF. This value can now be substituted in Eq. (3.60) and value of CP is found to be 312.42 fF . The circuit diagram for this stage along with the other LSB circuit stages is shown in Figure 3.8. Values of $\Phi F$ is calculated from the two inequalities $(3.62,3.63)$ and tabulated in Table 3.9.

### 3.5.4 Circuit Design for Stage \#9

The pre-input gate inverter Stage \#9 goes LOW (0V) from inputs $(1,-1)_{3}$ to $(1,1)_{3}$. This inverter stage can be designed with three input capacitors C24 and C25. The capacitors C24 and C25 are controlled by ternary inputs VA and VB. Let us assume C24 be 250fF. The transistor used for this stage has a $\mathrm{W} / \mathrm{L}$ ratio of $\mathrm{W}_{\mathrm{p}} / \mathrm{L}_{\mathrm{p}}=30.15 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}, \mathrm{~W}_{\mathrm{n}} / \mathrm{L}_{\mathrm{n}}=4.2 \mu \mathrm{~m} / 2.1 \mu \mathrm{~m}$ and has a threshold voltage $\Phi \mathrm{T}=1.5476 \mathrm{~V}$.

Table 3.8: Floating gate voltage for the Stage \#7 of the LSB.

| Ternary Inputs | Voltage on Floating Gate of Stage \#7 Inverter ( $\Phi_{\mathrm{F}}$ ), V | Floating Gate Voltage of the Transistor of Stage \#7 |
| :---: | :---: | :---: |
| $(-1,-1)_{3}$ | 1.313 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | 1.358 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | 1.703 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | 1.730 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,0)_{3}$ | 1.925 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,1)_{3}$ | 2.119 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | 2.147 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | 2.342 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | 2.537 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |

Table 3.9: Floating gate voltage for the Stage \#8 of the LSB.

| Ternary Inputs | Voltage on Floating Gate of Stage \#8 Inverter ( $\Phi_{\mathrm{F}}$ ), V | Floating Gate Voltage of the Transistor of Stage \#8 |
| :---: | :---: | :---: |
| $(-1,-1)_{3}$ | 0.736 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | 1.053 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | 1.371 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | 1.307 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,0){ }_{3}$ | 1.624 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(0,1) 3$ | 1.942 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | 1.878 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | 2.196 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | 2.513 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |

The gate oxide capacitance COXP can therefore be calculated as,

$$
\begin{equation*}
\text { COXP }=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(30.15 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=150 f F \tag{3.64}
\end{equation*}
$$

The gate oxide capacitance COXN for Stage \#9 is calculated as,
COXN $=\frac{8.854 \times 10^{-12} \times 3.8}{142 \times 10^{-10}} \times\left(4.2 \times 10^{-6} \times 2.1 \times 10^{-6}\right)=20.89 \mathrm{fF}$
The value of CP can be calculated using equations as,

$$
\begin{equation*}
C P=\frac{250 f F+C 25}{250 f F} \times 43.5 \tag{3.66}
\end{equation*}
$$

Using equation (2.14), the inequality for this stage would be,

$$
\begin{equation*}
\Phi F=\frac{V A \times C 24+V B \times C 25+3 V \times C O X P}{C 24+C 25+C O X P+C O X N+C P} \tag{3.67}
\end{equation*}
$$

For inputs $(1,-1)_{3}$ to $(1,1)_{3}$, the Eq. (3.67) can be written as,
$\Phi F=\frac{V A \times C 24+V B \times C 25+3 V \times C O X P}{C 24+C 25+C O X P+C O X N+C P}>\Phi T(1.5476 V)$
For the rest of the inputs, the inequality is given as,
$\Phi F=\frac{V A \times C 24+V B \times C 25+3 V \times C O X P}{C 24+C 25+C O X P+C O X N+C P}<\Phi T(1.5476 V)$
Substituting the value of C24, COXP, COXN in the above inequalities, the value if C 25 can be found by iteration to be 250 fF . This value can now be substituted in Eq. (3.66) and value of CP is found to be 87 fF . The circuit diagram for this stage along with the other LSB circuit stages is shown in Figure 3.8. Values of $\Phi F$ are calculated from the two Eqs. $(3.68,3.69)$ and tabulated in Table 3.10. The complete ternary to binary converter circuit is shown in Figure 3.9.

Table 3.10: Floating gate voltage for the Stage \#9 of the LSB.

| Ternary Inputs | Voltage on Floating Gate of Stage \#9 Inverter ( $\Phi_{\mathrm{F}}$ ), V | Floating Gate Voltage of the Transistor of Stage \#9 |
| :---: | :---: | :---: |
| $(-1,-1)_{3}$ | -1.385 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,0)_{3}$ | -0.396 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(-1,1)_{3}$ | 0.5937 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,-1)_{3}$ | -0.3958 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,0)_{3}$ | 0.5937 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(0,1)_{3}$ | 1.503 | $\Phi_{\mathrm{F}}<\Phi_{\mathrm{t}}$ |
| $(1,-1)_{3}$ | 1.5937 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,0)_{3}$ | 1.583 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |
| $(1,1)_{3}$ | 2.573 | $\Phi_{\mathrm{F}}>\Phi_{\mathrm{t}}$ |

Figure 3.8: Circuit for LSB.

Figure 3.9: Full circuit of the ternary to binary converter

## CHAPTER 4. PHYSICAL DESIGN AND SIMULATIONS

### 4.1 Layout of the Ternary to Binary Converter Stages

The layout for the ternary to binary bit converter is divided into four stages corresponding to the four output bits, which are the SB, MSB, SSB and LSB. The physical design of the stages for each bit is described in this chapter. The layout is done using L-Edit 13.2 in $0.5 \mu \mathrm{~m}$ CMOS n well technology. The layout has been extracted into PSPICE and simulated using BSIM level 7 parameters obtained from MOSIS. The layout of each of the bits consists of a capacitor and transistors. The capacitors perform the function of the floating gate and depending on the voltage at the output of the capacitors, and the voltage that appears at the gate of the transistor the transistor either gives a HIGH (3V) or LOW (0V) at the output. In the design of the Sign Bit (SB) and the Most Significant Bit (MSB), there are additional transistor inverters connected to the output of the primary transistor that act as buffers. In this thesis, individual capacitors have been used instead of the common-centroid design of the capacitors, which uses unit capacitors connected together to form a capacitor of larger value. The use of individual capacitors was because of the need for use of capacitors that were not multiples of the unit capacitor as required in the common-centroid capacitor design.

The layout for Stage \#1 of the Sign Bit (SB) is shown in Fig. 4.1.The layout for Stages \#2 and \#3 of the Most Significant Bit (MSB) is shown in Fig. 4.2. The layout for Stages \#4, \#5 and \#6 of the Second Significant Bit (SSB) is shown in Fig. 4.3. The layout for Stages \#7, \#8, \#9, \#10 of the Least Significant Bit (LSB) is shown in Fig. 4.4. Fig. 4.5 shows the complete layout of a ternary-to-binary bit converter in $0.5 \mu \mathrm{~m}$ n-well CMOS process. The complete layout of the ternary to binary converter occupies an area of $1140 \mu \mathrm{~m} \times 2090 \mu \mathrm{~m}$. The post-layout output simulations for all the stages for different ternary inputs as indicated in Table 3.1 are shown in Figs. 4.6 to 4.14 .


Figure 4.1: Layout of the sign bit circuit.


Figure 4.2: Layout of the MSB circuit.


Figure 4.3: Layout of the SSB circuit.


Figure 4.4: Layout of the LSB circuit.


Figure 4.5: Layout of the ternary to binary converter circuit.

Figure 4.6: Output simulation results for ternary input (-1,-1)3.

Figure 4.7: Output simulation results for ternary input $(\mathbf{- 1 , 0})_{3}$.

Figure 4.8: Output simulation results for ternary input $(\mathbf{- 1 , 1})_{3}$.

Figure 4.9: Output simulation results for ternary input $(\mathbf{0},-1)_{3}$.

Figure 4.10: Output simulation results for ternary input $(\mathbf{0 , 0})_{3}$.

Figure 4.11: Output simulation results for ternary input $(0,1)_{3}$.

Figure 4.12: Output simulation results for ternary input (1,-1)3.

Figure 4.13: Output simulation results for ternary input $(1,0)_{3}$.

Figure 4.14: Output simulation results for ternary input $(1,1)_{3}$.

### 4.2 Padframe Design

The padframe used in this work is shown in Fig. 4.15. The inputs pins are denoted as VA, VB and VC. The inputs VA and VB vary between the ranges of -3 V to 3 V according to ternary bits. The third input VC acts as a control signal and is a constant 3 V . A pulse signal that transitions between the levels $-3 \mathrm{~V}, 0 \mathrm{~V}$ and 3 V according to the ternary input under consideration is used to give the inputs. The binary output pins for $\mathrm{SB}, \mathrm{MSB}, \mathrm{SSB}$ and LSB corresponding to the ternary input are VODSBPAD, VODMSBPAD, VODSSBPAD and VODLSBPAD, respectively. The output pins for SB and MSB bits with buffer are given as VODSBBPAD and VODMSBBPAD, respectively. The power supply and ground pins are named as VDD and VSS, respectively.

There is also an inverter that is placed inside the padframe for testing purposes. The input and output pins of the inverter are VINVPAD and VOUTINVPAD, respectively. The pad pin numbers for the input, output and power supply are summarized in Table 4.1 for testability analysis. Fig. 4.15 shows the layout of the ternary to binary converter circuit in $0.5 \mu \mathrm{~m}$ n-well CMOS process inside a padframe. Fig. 4.16 shows the microphotograph of the chip in a padframe.

### 4.3 Experimental Results

The chip is tested with the value of VDD set at 3 V and VSS set at 0 V . The testing of this chip requires two arbitrary inputs varying from -3 V to $3 \mathrm{~V}, 0 \mathrm{~V}$ and 3 V to -3 V corresponding to ternary bits 1,0 and -1 , respectively. In order to test this chip, the two inputs were applied according to the combination of the ternary bits for each decimal number and the four bit binary output is obtained. For example, decimal number -3 is represented by ternary inputs $(-1,0)$. Hence for this, VA corresponds to -1 and VB corresponds to 0 . Hence a pulse signal is given representing input VA and is varied from 3 V to -3 V and input VB is connected to ground.

Table 4.1: Pad pin numbers for inputs, outputs and the power supply.

| Pin Number | Pin Name | Pin Description |
| :---: | :---: | :---: |
| 1-4 | - | - |
| 5 | VODMSBPAD | Output of MSB stage without buffer |
| 6 | VODSBBPAD | Output of SB stage with buffer |
| 7 | VODSBPAD | Output of SB stage without buffer |
| 8-11 | - | - |
| 12 | VB2 | LSB ternary bit input |
| 13 | VA2 | MSB ternary bit input |
| 14 | VC2 | Control signal or third input |
| 15-20 | - | - |
| 21 | VDD | Power supply |
| 22,24 | - | - |
| 23 | VOUTINVPAD | Output of test inverter |
| 25 | VINVPAD | Input of test inverter |
| 26-34 | - | - |
| 35 | VODLSBPAD | Output of LSB stage without buffer |
| 36 | VODSSBPAD | Output of SSB stage without buffer |
| 37 | VODMSBBPAD | Output of MSB stage with buffer |
| 38,39 | - | - |
| 40 | VSS | Ground |

Figure 4.15: Layout of the ternary to binary converter circuit in a padframe.

Figure 4.16: Microphotograph of the chip in the padframe.

A pulse that varies from 0 V to 3 V is given that represents VC . The four bit outputs are obtained from the output pins (VODSB, VODMSB, VODSSB and VODLSB) in the padframe. Snapshots of the four bit outputs obtained experimentally for different ternary inputs ranging from $(-1,-1)_{3}$ to $(1,1)_{3}$ are shown in Figs. 4.17 to 4.52 . The circuit is verified for all possible transitions of the ternary input.

### 4.4 Time Delays

The propagation delay for different logic level transition has been measured and tabulated in Table 4.2. The logic transition level $-1 \rightarrow-1$ indicates that the two inputs VA and VB transition to logic level -1 , which is -3 V . The propagation delay is measured from 50 percent point of input to 50 percent point of output. For example, for the ternary input $(-1,-1)_{3}$, the input goes from 3 V to -3 V and the SB output is 3 V . The delay in this case is considered from the 50 percent point of the input that is 0 V to the 50 percent point of the output, which is 1.5 V in this case. The worstcase delay is $\mathrm{t}_{\mathrm{p}}=1.27 \mu \mathrm{~s}$ for logic level transition of 0 to 1 . Few columns of Table 4.2 have not been filled; this is because there is no change in the output of the circuit for the given change in the input.


Figure 4.17: SB output for the input $(-1,-1)_{3}$.


Figure 4.18: MSB output for the input $(-1,-1)_{3}$.


Figure 4.19: SSB output for the input $(-1,-1)_{3}$.


Figure 4.20: LSB output for the input $(-1,-1)_{3}$.


Figure 4.21: SB output for the input $(\mathbf{- 1 , 0})_{3}$.


Figure 4.22: MSB output for the input $(\mathbf{- 1 , 0})_{3}$.


Figure 4.23: SSB output for the input $(-1,0)_{3}$.


Figure 4.24: LSB output for the input $(\mathbf{- 1 , 0})_{3}$.


Figure 4.25: SB output for the input $(\mathbf{- 1 , 1})_{3}$.


Figure 4.26: MSB output for the input $(\mathbf{- 1 , 1})_{3}$.


Figure 4.27: SSB output for the input $(\mathbf{- 1 , 1})_{3}$.


Figure 4.28: LSB output for the input $(\mathbf{- 1 , 1})_{3}$.


Figure 4.29: SB output for the input $(0,-1)_{3}$.


Figure 4.30: MSB output for the input $(0,-1)_{3}$.


Figure 4.31: SSB output for the input $(0,-1)_{3}$.


Figure 4.32: LSB output for the input $(0,-1)_{3}$.


Figure 4.33: SB output for the input $(0,0)_{3}$.


Figure 4.34: MSB output for the input $(0,0)_{3}$.


Figure 4.35: SSB output for the input $(0,0)_{3}$.


Figure 4.36: LSB output for the input $(\mathbf{0 , 0})_{3}$.


Figure 4.37: SB output for the input $(0,1)_{3}$.


Figure 4.38: MSB output for the input $(0,1)_{3}$.


Figure 4.39: SSB output for the input $(0,1)_{3}$.


Figure 4.40: LSB output for the input $(0,1)_{3}$.


Figure 4.41: SB output for the input $(1,-1)_{3}$.


Figure 4.42: MSB output for the input $(1,-1)_{3}$.

Figure 4.43: SSB output for the input $(1,-1)_{3}$.


Figure 4.44: LSB output for the input $(1,-1)_{3}$.


Figure 4.45: SB output for the input $(1,0)_{3}$.


Figure 4.46: MSB output for the input $(1,0)_{3}$.

Figure 4.47: SSB output for the input $(1,0)_{3}$.


Figure 4.48: LSB output for the input $(1,0)_{3}$.


Figure 4.49: SB output for the input $(1,1)_{3}$.


Figure 4.50: MSB output for the input $(1,1)_{3}$.


Figure 4.51: SSB output for the input $(1,1)_{3}$.


Figure 4.52: LSB output for the input $(1,1)_{3}$.

Table 4.2: Propagation delay for simulated and measured outputs.

| Logic Level <br> Transition <br> (Ternary <br> Logic) | SB <br> $(\mathrm{sim})$ <br> $\mu \mathrm{s}$ | SB <br> $($ meas $)$ <br> $\mu \mathrm{s}$ | MSB <br> $(\mathrm{sim})$ <br> $\mu \mathrm{s}$ | MSB <br> $(\mathrm{meas})$ <br> $\mu \mathrm{s}$ | SSB <br> $(\mathrm{sim})$ <br> $\mu \mathrm{s}$ | SSB <br> $(\mathrm{meas})$ <br> $\mu \mathrm{s}$ | LSB <br> $(\mathrm{sim})$ <br> $\mu \mathrm{s}$ | LSB <br> $(\mathrm{meas})$ <br> $\mu \mathrm{s}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $-1 \rightarrow-1$ | 0.059 | 0.060 | 0.049 | - | - | - | - | - |
| $-1 \rightarrow 0$ | 0.059 | - | - | 0.039 | 0.023 | - | 0.015 | - |
| $-1 \rightarrow 1$ | - | - | - | - | 0.034 | - | - | - |
| $0 \rightarrow-1$ | 0.052 | 0.062 | - | - | - | - | 0.045 | - |
| $0 \rightarrow 0$ | - | - | - | - | - | - | - | - |
| $0 \rightarrow 1$ | - | 1.27 | - | - | - | - | 0.084 | - |
| $1 \rightarrow-1$ | 0.076 | 0.093 | 0.033 | - | 0.016 | - | 0.020 | - |
| $1 \rightarrow 0$ | - | 0.051 | - | - | - | - | 0.062 | - |
| $1 \rightarrow 1$ | - | 0.19 | 0.0069 | 0.033 | - | - | - | - |

## CHAPTER 5. CONCLUSIONS AND FUTURE WORK

### 5.1 Conclusion

In this thesis work, a circuit has been designed for the conversion of ternary logic to binary bits using multiple input floating gate MOSFETS in CMOS. The different stages of the converter are designed by first drawing the floating gate potential diagram. Three inputs, two of them input signals that vary based on the ternary inputs and the third a control signal, which is a constant 3 V , is given to the converter circuit. Weighted sum of all inputs at each gate is calculated and is known as the floating gate voltage. The switching transistor turns ON or OFF depending on if the floating gate voltage is greater than or less than the switching threshold voltage of the transistor. In this work, the values the capacitors and the transistor sizing for each stage are chosen in such a way that each stage gives the expected output for the ternary inputs given. The circuit has been designed for balanced ternary logic $(-10+1)$, which is represented, by $-3 \mathrm{~V}, 0 \mathrm{~V}$ and 3 V . The minimum value of the capacitor used is 250 fF fabricated in standard $0.5 \mu \mathrm{~m}$ digital n-well CMOS technology. The circuits are simulated in Cadence PSPICE AD with MOSIS BSIM level 7 model parameters. L-Edit version 13.2 was used in layout and uses a total of 22 transistors. The converter chip occupies an area of $1140 \times 2090 \mu \mathrm{~m}^{2}$.

### 5.2 Future Work

In this work, the requirement for an external bias voltage to be supplied at the floating gate of the CMOS as stated in the previous work [20] is no longer needed and hence is more adaptive. The common-centroid design was not used in this work because of the need to use capacitors that were not multiples of a unit capacitor, which in this case would have been 250 fF . Use of common-centroid design of the capacitors in this work will help reduce parasitic capacitances and effect of noise on the circuit. Integration of different converter systems like integration of a quaternary [22] and ternary to binary system can also be explored.

## BIBLIOGRAPHY

1. S. L. Hurst, "Multiple-valued logic - its status and its future," IEEE Transactions on Computers, vol. C-33, December 1984, pp. 1160-1179.
2. K. C. Smith, "The prospects for multivalued logic: A technology and applications view," IEEE Transactions on Computers, vol. C-30, No. 9, September 1981, pp. 619-634.
3. X. W. Wu, "CMOS ternary logic circuits," IEE Proceedings on Devices, Circuits and Systems, vol. 137, No. 1, February 1990, pp. 21-27.
4. D. E. Knuth, "The Art of Computer Programming - Volume 2: Seminumerical Algorithms," Addison-Wesley, 2nd ed., 1980, pp.190-192.
5. H. N. Venkata, Ternary and Quaternary Logic to Binary Bit Conversion CMOS Integrated Circuit Design Using Multiple Input Floating Gate MOSFETS, M.S (E.E.) Thesis, Louisiana State University, 2002.
6. D. Olson and K. W. Current, "Hardware implementation of supplementary symmetrical logic circuit structure concepts," Proceedings of 30th International Symposium of Multiple-Valued Logic, May 2000, pp. 371-376.
7. F. Ueno, T. Inoue, K. Sugitani and Shinji Araki, "A programmable switched- capacitor circuit for multivalued-to-binary and binary-to- multivalued conversions," Proceedings of Multiple-Valued Logic, 1989, pp. 195-201.
8. T. Shibata and T. Ohmi, "An intelligent MOS transistor featuring gate-level weighted sum and threshold operations," in IEDM Tech. Dig., 1991, pp. 919-922.
9. B. A. Minch and P. Hasler, "A floating gate technology for digital CMOS processes," Proceedings of the IEEE International Symposium on Circuits and Systems, vol. 2, June 1999, pp. 400-403.
10. A. F. Mondragon-Torres, M. C. Schneider and E. Sanchez-Sinencio, "Well driven floating gate transistors," Electronic Letters, vol. 38, no. 11, 23rd May 2002, pp. 530532.
11. M. Kucic, P. Hasler and P. Smith, "Design and use based on long-term measurements of analog floating-gate array circuits", The 45th Midwest Symposium on Circuits and Systems, vol. 1, August 2002, pp. 295-298.
12. Y. Zhai, P. A. Abshire "Adaptive log domain filters for system identification using floating gate," Analog Integrated Circuits and Signal Processing, vol. 56, Issue 1-2, August 2008, pp. 23-36.
13. R. Sehgal, S. S. Rajput "A low voltage 8-bit digital-to-analog converter using floating gate MOSFETS," Analog Integrated Circuits and Signal Processing, vol. 56, Issue 3, September 2008, pp. 199-203.
14. S. Sharma, S. S. Rajput "FGMOS current mirror: behavior and bandwidth enhancement," Analog Integrated Circuits and Signal Processing, vol. 46, no. 3, March 2006, pp. 281286.
15. G. Neng Lu, A. Tournier, F. Roy, B. Deschamps " 1 T pixel floating-body MOSFET for CMOS image sensors," Sensors, vol. 9, Issue. 1, January 2009, pp. 1-695.
16. H. M. Chou, J. W. Lee, Y. Li "A floating gate design for electrostatic discharge protection circuits," Integration, the VLSI journal, vol. 40, Issue 2, February 2007, pp. 161-166.
17. Z. Lu, J. G. Fossum, W. Zhang, W. P. Trivedi "A novel two transistor floating body/gate cell for low power nanoscale embedded DRAM," IEEE Transactions on Electron Devices, vol. 55, No.6, June 2008, pp. 1511-1518.
18. Z. Lu, J. G. Fossum, W. Zhang, H. R. Harris, W. P. Trivedi, M. Chu, S. E. Thomson "A simplified, superior floating body/gate DRAM cell", IEEE Electron Device Letters, vol. 30, March 2009, pp. 282-284.
19. T. Shibata and T. Ohmi, "A Functional MOS Transistor Featuring Gate-Level Weighted Sum and Threshold Operations", IEEE Transactions on Electron Devices, vol 39, no. 6, June 1992, pp. 1444 - 1455.
20. S. Subramanian, "Ternary logic to binary bit conversion using multiple input floating gate MOSFETS in 0.5 micron N-well CMOS, M.S (E.E.) Thesis, Louisiana State University, 2005.T.
21. Shibata and T. Ohmi, "Neuron MOS Binary-Logic Integrated Circuits- Part I : Design fundamentals and soft hardware-logic circuit implementation," IEEE Transactions on Electron Devices, vol.40, no.3, March 1993, pp 570-576G.
22. A. Srivastava, H. N. Venkata, "Quaternary to binary bit conversion CMOS integrated circuit design using multiple-input floating gate MOSFETS," The VLSI Journal Integration, vol. 36, Issue 3, October 2003, pp. 87-101.
23. Zhenqiu Ning, L. De Schepper, R. Gillon and M. Tack, "A floating gate AC nulling (FGAN) technique for characterization of matching properties of MOS capacitors," IEEE 33rd Conference on European Solid-State Device Research, September 2003, pp 79-82.
24. W. Weber, S. J. Prange, R. Thewes, E. Wohlrab, "A neuron MOS transistor- based multiplier cell," IEDM Digest, 1995, pp. 555-558.

## APPENDIX A: INPUT CIRCUIT FILES

## A. 1 To Find the Transfer Characteristics of the CMOS Inverter

NODE NAME ALIASES
$1=\operatorname{VOUTINV}(40.6,16.8)$
$2=\operatorname{VDD}(19.6,53.6)$
$3=\operatorname{VSS}(19.3,-3.3)$
$4=\operatorname{VINV}(27.4,17.4)$
VDD 203 v
VSS 300 v
VINV 40 DC 3 PWL ( Ons 0v 120ns 3v)
.DC VINV 03.00 .5
.probe
.END

## A. 2 To Find the Output of the Ternary to Binary Converter

VVDD 903 V
VGND 400 V
VA2 60 PULSE(0V 3V 600nS 600nS 600nS 600nS 3000nS)
VB2 50 PULSE(3V -3V 600nS 600nS 600nS 600nS 3000nS)
VC2 70 PULSE(0V 3V 0S 600nS 100nS 6000nS 6000nS)
VINVPAD 19400 V
.tran 1 nS 6000 nS
.probe
R11 700 1E20
R12 790 1E20
R13 780 1E20
R14 1180 1E20
R15 1090 1E20
R16 1040 1E20
R17 1500 1E20
R18 1490 1E20
R19 1670 1E20
R20 1250 1E20
.IC V(89) 0V
.IC V(117) 0V
.IC V(116) 0V
.IC V(136) 0V
.IC V(154) 0V
.IC V(153) 0V
.END

## APPENDIX B: MOSFET MODEL PARAMETERS

## B. 1 NMOS Model Parameters for $0.5 \mu \mathrm{~m}$ Technology



## B. 2 PMOS Model Parameters for $0.5 \mu \mathrm{~m}$ Technology

| .MODEL PMOS PMOS ( |  |  | LEVEL $=7$ |  |
| :---: | :---: | :---: | :---: | :---: |
| +VERSION = 3.1 |  | OM $=27$ | TOX | $=1.42 \mathrm{E}-8$ |
| $+\mathrm{XJ}=1.5 \mathrm{E}-7$ | NCH | $=1.7 \mathrm{E} 17$ | VTH0 | $=-0.9152268$ |
| $+\mathrm{K} 1=0.553472$ | K2 | $=7.871921 \mathrm{E}-3$ | K3 | $=8.5159118$ |
| $+\mathrm{K} 3 \mathrm{~B}=1.882525$ | W0 | $=1 \mathrm{E}-5$ | NLX | $=1.122129 \mathrm{E}-7$ |

```
+DVT0W = 0 DVT1W = 0 DVT2W = 0
+DVT0 = 0.8919374 DVT1 = 0.3084112 DVT2 =-0.1622689
+U0 =201.3603195 UA =2.408572E-9 UB = 1E-21
+UC =-1E-10 VSAT =9.743465E4 A0 =0.8128126
+AGS =0.0960178 B0 = 1.400296E-7 B1 =0
+KETA =-4.865785E-3 A1 =2.441943E-4 A2 =0.5732897
+RDSW = 3E3 PRWG =-0.0301566 PRWB =-0.04431
+WR = 1 WINT = 2.81961E-7 LINT = 1.184823E-7
+XL = 1E-7 XW = 0 DWG =-5.849303E-9
+DWB = -3.393472E-9 VOFF =-0.0669406 NFACTOR = 0.9248397
+CIT =0 CDSC = 2.4E-4 CDSCD =0
+CDSCB = 0 ETA0 =2.912512E-4 ETAB =-0.1338923
+DSUB =0.8258954 PCLM =2.4587036 PDIBLC1 = 0.0650399
+PDIBLC2 = 3.68666E-3 PDIBLCB =-0.01669 DROUT = 0.2781615
+PSCBE1 = 1E8 PSCBE2 = 3.333972E-9 PVAG = 7.573917E-4
+DELTA =0.01 RSH = 109.2 MOBMOD = 1
+PRT = 0 UTE =-1.5 KT1 =-0.11
+KT1L = 0 KT2 = 0.022 UA1 =4.31E-9
+UB1 =-7.61E-18 UC1 = -5.6E-11 AT = 3.3E4
+WL =0 WLN = 1 WW =0
+WWN = W WWL =0 LL =0
+LLN =1 LW =0 LWN =1
+LWL =0 CAPMOD =2 XPART = 0.5
+CGDO = 3.87E-10 CGSO = 3.87E-10 CGBO = 1E-9
+CJ = 7.191563E-4 PB = 0.99 MJ =0.5001571
+CJSW =2.661206E-10 PBSW =0.99 MJSW = 0.4094086
+CJSWG =6.4E-11 PBSWG =0.99 MJSWG = 0.4094086
+CF =0 PVTH0 = 5.98016E-3 PRDSW = 14.8598424
+PK2 = 3.73981E-3 WKETA =0.0197565 LKETA =-0.0111747)
```


## APPENDIX C: SIMULATION OF FLOATING GATE DEVICES.

A main design issue faced with using floating gate devices is the validation of electrical simulation. Since models for floating gate devices are not provided by the manufacturers, techniques to simulate floating gate devices using standard MOS models must be devised. Another difficulty in simulating floating gate devices is the inability of the simulator to converge when floating nodes exists. Hence an initial operation point of the circuit must be introduced. Few approaches for this problem are given in references [11, 23-24]. In reference [11], the solution was to use an initial condition (.IC) as a feature in the simulator. While in [23, 24] they used additional networks formed by resistors and voltage controlled voltage sources (VCVS) to establish initial voltage on floating gate. Villegas et. al., [20], suggests that all the input voltage sources be initialized to zero, before running the simulation, which would allow to set an appropriate operating point when using floating gate devices.

The equivalent circuit of a MIFG inverter when used for electrical simulation is given [5], [20] in Fig. C.1. When the circuit is simulated in SPICE it fails to converge at floating gate. Hence a large resistance in the range of 1E20 ohms was placed from floating gate to ground as shown [5], [20] in Fig. C.2. The resistor gives an initial voltage on floating gate as well as an effect of open circuit from floating gate to ground. The PSpice circuit input file for the operation of the converter in Appendix A reflects the use of initial condition (.IC) and use of high resistance of value IE20 ohms at the floating nodes. If a dc voltage is given as input to any of the capacitors like $\mathrm{C}_{1}$, the simulator recognizes the capacitor as a dc storage capacitor, instead of an AC coupling capacitance and blocks the voltage. A pulse waveform with rise and fall times is therefore given as the input voltage source signal instead of a dc voltage, using which the simulator simulates the capacitor as a coupling capacitance.

Figure C.1: Equivalent circuit of MIFG inverter for electrical simulations.

Figure C.2: Adding of resistor to the equivalent circuit for simulation.

## VITA

Josephine Sathiaraj was born in June 1980, in Tamilnadu, India. She received her Bachelor of Engineering in Electrical Engineering from Bharathiar University, India, in May 2001. She was an instructor in Electrical Engineering at Anna University, India (2004-2006) and Bharathiar University, India (2001-2004). She enrolled in the masters program at Louisiana State University in the Department of Electrical and Computer Engineering in January 2007. Her research interests include multi-valued logic circuits and multiple input floating gate MOSFETS.

